#### EARL E. SWARTZLANDER, JR.

Professor of Electrical and Computer Engineering
University of Texas at Austin
Department of Electrical and Computer Engineering
Austin, TX 78712

Office Phone: 512-471-5923 Cell: 310-702-5756

E-Mail: eswartzla@aol.com e.swartzlander@ieee.org

#### **EDUCATION:**

| Ph.D.    | University of Southern California | Los Angeles, CA    | June, 1972    |
|----------|-----------------------------------|--------------------|---------------|
| M.S.E.E. | University of Colorado            | Boulder, CO        | June, 1969    |
| B.S.E.E. | Purdue University                 | West Lafayette, IN | January, 1967 |

#### **CURRENT POSITION:**

Professor

Professor/Schlumberger Centennial Chair in Engineering

1990 to 2006

## University of Texas/Department of Electrical and Computer Engineering

Conducting research in computer engineering with emphasis on application specific processor design, including special purpose computer architecture, high-speed computer arithmetic, signal processor architecture, VLSI technology, and nanotechnology. Currently teaching courses in circuit analysis and high-speed computer arithmetic.

#### PREVIOUS POSITIONS:

# Director of Independent Research & Development TRW/Defense Systems Group

1987 to 1990

Responsible for defining, directing, and managing the Independent Research & Development program for the Defense Systems Group of TRW. Identified the needs, developed projects, and monitored the progress of a \$20 M per year IRAD Program.

## Manager, Digital Processing Laboratory

1985 to 1987

## TRW/Electronics & Technology Division, Redondo Beach, CA

Managed a laboratory of 150 people who develop advanced digital systems (A/D Converters, Signal Processors, and Distributed Computing Systems.) This involved personnel and technical leadership in a broad range of technologies including analog to digital converters, custom and semi-custom VLSI development, silicon compilers, signal processing, and special purpose processors (i.e., architecture, design, and implementation.)

#### Manager, Advanced Development Office

1982 to 1985

#### TRW/System Development Division, Redondo Beach, CA

Led the development of the Modular Transform Processor, a 40 MSPS FFT processor, involving collaboration between TRW and AT&T Technologies that produced the first semi-custom VLSI circuit with over 100,000 transistors. This project successfully introduced advanced hardware technology into a software/systems engineering organization in TRW. Also led a multi-division

project that developed the TRW LSI Products TMC 2301 commercial Image Resampling Sequencer VLSI circuit for real time video image manipulation.

# **Assistant Manager, Huntsville Laboratory**

1980 to 1982

# TRW/Systems Engineering and Integration Division, Huntsville, AL

Managed systems development and methodology research in decentralized and distributed data processing for ballistic missile defense radar signal processing applications. Performed a study of VLSI implementation to improve frequency domain adaptive digital filters.

## Staff Engineer and Senior Staff Engineer

1975 to 1980

# TRW/Digital Development Laboratory, Redondo Beach, CA

Technical contributor and manager of studies and small projects in VLSI architecture and application, signal processor hardware development for sonar and avionics applications, computer networking, and radar digital beam forming.

#### Chief Engineer

1974 to 1975

## Geophysical Systems Corp., Pasadena, CA

Responsible for field support of a geophysical data acquisition/data reduction system for field processing of seismic data.

## **Member of the Research Staff**

1973 to 1974

# **Technology Service Corp.**, Santa Monica, CA.

Managed the development, checkout, production and initial field support of a security monitoring system.

## **Hughes Doctoral Fellow and Staff Engineer**

1969 to 1973

# Hughes Aircraft Co., Culver City, CA

Developed special purpose display systems for avionics human factor research, designed novel arithmetic algorithms, and provided technical support to CODEM, a project for full wafer LSI implementation of a spread spectrum avionics communication system.

## **Development Engineer**

1967 to 1969

# Ball Brothers Research Corp., Boulder, CO

Designed and supervised the fabrication and check-out of the electronics and data handling system of the Harvard College Observatory Spectroheliometer for the Apollo Telescope Mount ("flown," on Skylab).

#### **HONORS AND AWARDS:**

IEEE Third Millennium Medal from IEEE Solid-State Circuits Society, 2000

University of Colorado Distinguished Engineering Alumnus Award, 1997

Awards for service to the IEEE Wafer Scale Integration and IEEE Innovative Systems in Silicon conferences, 1997

Inaugural member of the Golden Core of the IEEE Computer Society, 1996

Knight, Imperial Russian Order of Saint John of Jerusalem (Knights of Malta), 1993

Purdue University Outstanding Electrical Engineer, 1992

Schlumberger Centennial Chair in Engineering, 1990 to 2006

TRW Defense Systems Group Chairman's Award for Innovation, 1989

Purdue University Distinguished Engineering Alumnus, 1989

Fellow of the IEEE for contributions to VLSI design of specialized signal processors, 1988

TRW Independent Research and Development Roll of Honor, 1984

Howard Hughes Doctoral Fellow, 1969 to 1972

Six Technical paper awards

Six Meritorious Service Awards and Certificates of Appreciation from the IEEE Computer Society

#### Who's Who Listings:

Who's Who in America

Who's Who in American Education

Who's Who in Finance and Industry

Who's Who in the South and Southwest

Who's Who in Science and Engineering

Who's Who in the World

#### **JOURNALS EDITED:**

Hardware Area Editor: ACM Computing Reviews, 1985 to present

History of Computing Area Editor: ACM Computing Reviews, 2012 to present

Computer Arithmetic and DSP Architecture Editor: Journal of Systems Architecture, 1994 to 2006

Editor of "Calculators" Column, IEEE Annals of the History of Computing, 1995 to 2001

Editor-in-Chief: IEEE Transactions on Signal Processing, 1995 Editor-in-Chief: IEEE Transactions on Computers, 1991 to 1994

Editor-in-Chief: Journal of VLSI Signal Processing, 1989 to 1995

Associate Editor: IEEE Transactions on Parallel and Distributed Systems, 1989 to 1991

Associate Editor: IEEE Journal of Solid-State Circuits, 1984 to 1988

Editorial Board: Journal of Signal Processing Systems for Signal, Image, and Video Technology, 1996 to present

Editorial Board: Journal of Parallel and Distributed Computing, 1983 to 1986

Editor: IEEE Transactions on Computers, 1982 to 1986

Advisory Board: Journal of Microelectronic System Integration, 1993 to 2005

Editorial Advisory Board: VLSI Design, 1993 to present

Editorial Board: Wiley Encyclopedia of Electrical and Electronics Engineering, 1997 to 1998

#### **TECHNICAL LEADERSHIP:**

**IEEE Awards Board** 

Member-at-large, 2015 to 2016

IEEE Awards Board Awards Review Committee

Chair 2015 to 2016

Member-at-large, 2014

**IEEE Awards Planning and Policy Committee** 

Vice Chair 2012 to 2013 Member-at-large, 2011 to 2013

IEEE James H. Mulligan, Jr. Education Medal Committee

Past-Chair, 2011

Chair, 2009 to 2010

Member, 2006 to 2008

**IEEE Fellows Committee** 

Member, 2000 to 2003

**IEEE History Committee** 

Member, 1996 to 2004

Chair IEEE History Fellowship Sub-Committee, 1998 to 2004

**IEEE Signal Processing Society** 

ADCOM/Board of Governors, 1992 to 1994

IEEE Solid-State Circuits Council/Society

Treasurer, 1994 to 1998

Secretary, 1992 to 1993

ADCOM (IEEE Computer Society representative), 1986 to 1991

IEEE Computer Society

Board of Governors, 1987 to 1991

Chair of the Technical Committee on Real-Time Systems, 1982 to 1983

Chair of the Technical Committee on Data Acquisition and Control, 1981

#### **CONFERENCE ORGANIZATION AND LEADERSHIP:**

#### **General Chair or Co-General Chair:**

2011 IEEE International Conference on Application-Specific Systems, Architectures, and Processors (Santa Monica, CA, September 2011)

2000 IEEE Workshop on Signal Processing Systems (SiPS) (Lafayette, LA, October 11-13, 2000)

2000 IEEE International Conference on Application-Specific Systems, Architectures, and Processors (Boston, MA, July 10-12, 2000)

31st Asilomar Conference on Signals, Systems & Computers (Monterey, CA, 1997)

1994 International Conference on Application Specific Array Processors (San Francisco)

1993 International Conference on Parallel and Distributed Systems, Taiwan

11th Symposium on Computer Arithmetic (Windsor, Canada, 1993)

1990 International Conference on Application Specific Array Processors (Princeton)

International Conference on Wafer Scale Integration (San Francisco, 1989)

5th IEEE International Conference on Distributed Computing Systems (Denver, 1985)

1982 IEEE Real-Time Systems Symposium (Los Angeles)

1981 IEEE Real-Time Systems Symposium (Miami)

IEEE Distributed Data Acquisition, Computing, and Control Symposium (Miami, 1980)

## **Program Chair or Co-Program Chair:**

1999 Volta Workshop on Low Power Circuits and Systems, (Como, Italy, 1999)

30th Asilomar Conference on Signals, Systems & Computers (Monterey, 1996)

6th IEEE Symposium on Parallel and Distributed Processing (Dallas, 1994)

9th Symposium on Computer Arithmetic (Santa Monica, 1989)

1989 International Conference on Systolic Arrays (Killarney, Ireland)

1988 International Conference on Systolic Arrays (San Diego)

1986 International Conference on Parallel Processing (Chicago)

4th IEEE International Conference on Distributed Computing Systems (San Francisco, 1984)

## **Steering Committees:**

IEEE Symposia on Computer Arithmetic, 2003 to present

Asilomar Conference on Signals, Systems and Computers, 1997 to present

IEEE Transactions on VLSI Systems, 1993 to 2000

#### **Civic Leadership:**

Benedict Hills Estates Homeowners Association (Beverly Hills, CA),

Board of Directors, 1984 to 2006

President, 1990 to 1995

Casiano Estates Homeowners Association (Bel Air, CA)

Board of Directors, 1976 to 1978

President, 1978 to 1980

#### PERSONAL:

Citizen of USA

Registered Professional Engineer in California, Colorado, and Texas

Member of Eta Kappa Nu, Sigma Tau, and Omicron Delta Kappa honorary fraternities

## **PATENTS:**

#### **Issued (16)**:

Jongwook Sohn and Earl E. Swartzlander, Jr., "Improved Fused Floating-Point Add-Subtract Unit," US patent no. 9,317,478, Issued April 19, 2016.

Earl E. Swartzlander, Jr. and Jongwook Sohn, "Dual-Path Fused Floating-Point Two-Term Dot product Unit," US patent no. 8,626,813, Issued January 7, 2014.

Moises E. Robinson, Marwan M. Hassoun and Earl E. Swartzlander, Jr., "Method and Apparatus for Capacitance Multiplication Within a Phase Locked Loop," Canada Patent no. 2,632,006, issued July 16, 2013.

Earl E. Swartzlander, Jr. and Inwook Kong, "Data Tag Control Method for Quantum-dot Cellular Automata," U.S. patent no. 8,415,968, issued April 9, 2013.

- Earl E. Swartzlander, Jr. and Inwook Kong, "Machine Division," U.S. patent no. 8,407,274, issued March 26, 2013.
- Moises E. Robinson, Marwan M. Hassoun and Earl E. Swartzlander, Jr., "Method and Apparatus for Capacitance Multiplication Within a Phase Locked Loop," China patent no. 101,326,721, filed December 6, 2006, Issued March 6, 2013, OTC-5391-SWA.
- Earl E. Swartzlander, Jr. and Hani H. Saleh, "Floating-Point Fused Dot-Product Unit," U.S. patent no. 8,166,091, issued April 24, 2012.
- Earl E. Swartzlander, Jr. and Hani Saleh, "Fused Floating-Point Add Subtract Unit," U.S. patent no. 8,161,090, issued April 17, 2012.
- Moises E. Robinson, Marwan M. Hassoun and Earl E. Swartzlander, Jr., "Method and Device for Capacitance Multiplication Inside Phase Locked Loop," Japan patent no. 4,856,191, filed December 5, 2006, Issued January 18, 2012, OTC-5391-SWA.
- Earl E. Swartzlander, Jr., "Negative Two's Complement Processor for Windowing in Harmonic Analysis," U.S. patent no. 8,099,447, issued January 17, 2012.
- Eric Quinnell, Earl E. Swartzlander, Jr., and Carl Lemonds, "Bridge Fused Multiply-Adder Circuit," U.S. patent no. 8,078,660, issued December 13, 2011.
- Eric Quinnell, Earl E. Swartzlander, Jr., and Carl Lemonds, "Three-Path Fused Multiply-Adder Circuit," U.S. patent no. 8,037,118, issued October 11, 2011.
- Giri N. K. Rangan and Earl E. Swartzlander, Jr., "Voltage Controlled Oscillator," U.S. patent no. 7,737,795, issued June 15, 2010.
- Earl E. Swartzlander, Jr. and Ayman M. El-Khashab, "Modular Pipeline Fast Fourier Transform," U.S. Patent no. 7,543,010, issued June 2, 2009.
- Moises E. Robinson, Shahriar Rokhsaz, Marwan M. Hassoun and Earl E. Swartzlander, Jr., "Voltage Controlled Oscillator," U.S. Patent no. 7,315,220, issued January 1, 2008.
- Moises E. Robinson, Marwan M. Hassoun and Earl E. Swartzlander, Jr., "Method and Apparatus for Capacitance Multiplication Within a Phase Locked Loop," U.S. Patent no. 7,307,460, issued December 11, 2007.

#### **PUBLICATIONS:**

#### **Books (2):**

- Weiqiang Liu, Earl E. Swartzlander, Jr. and Máire O'Neill, *Design of Semiconductor QCA Systems*, Boston: Artech House, 2013.
- Earl E. Swartzlander, Jr., *VLSI Signal Processing Systems*, Boston: Kluwer Academic Publishers, 1986.

#### **Edited Books (11):**

- Earl E. Swartzlander, Jr., ed., *Computer Arithmetic*, Volume I, Singapore: World Scientific Publishing, 2015.
- Earl E. Swartzlander, Jr., ed., *Computer Arithmetic*, Volume II, Singapore: World Scientific Publishing, 2015.
- Earl E. Swartzlander, Jr. and Carl Lemonds, Jr., eds., Computer Arithmetic, Volume III,

- Singapore: World Scientific Publishing, 2015.
- Earl E. Swartzlander, Jr., *Application Specific Processors*, Boston: Kluwer Academic Publishers, 1997.
- M. A. Bayoumi and Earl E. Swartzlander, Jr., *VLSI Signal Processing Technology*, Boston: Kluwer Academic Publishers, 1994.
- Earl E. Swartzlander, Jr., *Computer Arithmetic*, Vol. 2, Los Alamitos, CA: IEEE Computer Society Press, 1990.
- Earl E. Swartzlander, Jr., *Computer Arithmetic*, Vol. 1, Los Alamitos, CA: IEEE Computer Society Press, 1990.
- Earl E. Swartzlander, Jr., Wafer Scale Integration, Boston: Kluwer Academic Publishers, 1989.
- Earl E. Swartzlander, Jr., *Systolic Signal Processing Systems*, New York: Marcel Dekker, Inc., 1987.
- Earl E. Swartzlander, Jr., *Computer Arithmetic*, Stroudsburg, PA: Dowden, Hutchinson & Ross, Inc., 1980, second edition Los Alamitos, CA: IEEE Computer Society Press, 1990.
- Earl E. Swartzlander, Jr., *Computer Design Development: Principal Papers*, Rochelle Park, NJ: Hayden Book Co., 1976.

#### **Book Chapters (40):**

- Earl E. Swartzlander Jr., Heumpil Cho, Inwook Kong, and Seong-Wan Kim, "Arithmetic Implemented with Semiconductor Quantum-Dot Cellular Automata," in Tomasz Wojcicki, ed., VLSI Circuits for Emerging Applications, Boca Raton, FL: CRC Press, 2014, pp. 16-48.
- Weiqiang Liu, Saket Srivastava, Máire O'Neill, and Earl E. Swartzlander, Jr., "Security Issues in QCA Circuit Design Power Analysis Attacks," in Neal Anderson and Sanjukta Bhanja, eds., Field-Coupled Nanocomputing, *Lecture Notes in Computer Science*, vol. 8280, New York: Springer, 2014, pp. 194-222.
- Earl E. Swartzlander, Jr. "High-Speed Computer Arithmetic," Ch. 20 in A. B. Tucker, Jr., ed., *Computing Handbook: Computer Science and Software Engineering*, vol. 1, 3rd Ed., Boca Raton, FL: CRC Press, 2014, pp. 20-1-20-28.
- K'Andrea Bickerstaff and Earl E. Swartzlander, Jr., "Memristor-Based Addition and Multiplication," Andrew Adamatzky and Leon Chua, editors., *Memristor Networks*, London: Springer International Publishing, pp. 473-486, 2014.
- Seong-Wan Kim and Earl E. Swartzlander, Jr. "Restoring Divider Design for Quantum-Dot Cellular Automata," James E. Morris and Kris Iniewski, editors, *Nanoelectronic Device Applications Handbook*, Boca Raton, FL: CRC Press, 2013, pp. 239-254.
- Earl E. Swartzlander, Jr., "High-Speed Computer Arithmetic," Chapter 22 in Vojin Oklobdzija, editor, *The Computer Science and Engineering Handbook*, 3rd Ed., vol. 1, Boca Raton, FL: CRC Press, 2012, pp. 22-1-22-22.
- Eric Quinnell and Earl E. Swartzlander, Jr., "Floating-Point Computer Arithmetic," Benjamin W. Wah, editor, *Wiley Encyclopedia of Computer Science and Engineering*, Hoboken: John Wiley and Sons, Inc., 2009, pp. 1275-1285.

- Earl E. Swartzlander, Jr. "Fixed-Point Computer Arithmetic," Benjamin W. Wah, editor, *Wiley Encyclopedia of Computer Science and Engineering*, Hoboken: John Wiley and Sons, Inc., 2009, pp. 1264-1275.
- Bassam Mohd, Earl E. Swartzlander, Jr. and Adnan Aziz, "The Hazard-Free Superscalar Pipeline Fast Fourier Transform Architecture and Algorithm," Ricardo Reis, Vincent Mooney and Paul Hasler, editors, *VLSI-SOC: Advanced Topics on Systems on a Chip*, IFIP vol. 291, Boston: Springer, 2009, pp. 227-248.
- Earl E. Swartzlander, Jr. and Gensuke Goto, "Computer Arithmetic," Chapter 11 in Vojin Oklobdzija, editor, *Digital Design and Fabrication, The Computer Engineering Handbook*, 2<sup>nd</sup> Ed., Boca Raton, FL: CRC Press, 2008, pp. 11-1-11-38.
- Earl E. Swartzlander, Jr., "Computer Arithmetic for VLSI Signal Processing," Chapter 80 in Wai-Kai Chen editor, *The VLSI Handbook*, 2<sup>nd</sup> Ed., Boca Raton, FL: CRC Press Taylor & Francis Group, 2007, pp. 80-5-80-28.
- Earl E. Swartzlander, Jr., "High-Speed Computer Arithmetic," Chapter 22 in A. B. Tucker, Jr., editor, *Computer Science Handbook*, 2<sup>nd</sup> Ed., Boca Raton, FL: Chapman and Hall/CRC Press, 2004, pp. 22-1-22-22.
- Earl E. Swartzlander, Jr., "Calculating Machines," in Atsushi Akera and Frederik Nebeker, editors, *From 0 to 1: An Authoritative History of Modern Computing*, New York: Oxford University Press, 2002. pp. 51-62.
- Earl E. Swartzlander, Jr., "Baldwin-Odhner Calculators," "Leibniz Calculator," "Pascal Calculator" and "Slide Rule," Entries in Raul Rojas, editor, *Encyclopedia of Computers and Computer History*, Chicago: Fitzroy Dearborn Publishers, 2001, pp. 715-716.
- Earl E. Swartzlander, Jr., "High-Speed Computer Arithmetic," Chapter 9 in Vojin Oklobdzija, editor, *Computer Engineering Handbook*, Boca Raton, FL: CRC Press, 2001, pp. 9-1-9-21.
- Thomas K. Callaway and Earl E. Swartzlander, Jr., "The Power Consumption of CMOS Adders and Multipliers," in A. Chandrakasan and R. Broderson, editors, *Low Power CMOS Design*, New York: IEEE Press, 1998, pp. 218-224.
- Earl E. Swartzlander, Jr., "Elaborazione di un Sistema Dedicato, la Chiave al Calcolatori Nascosti," in M. Morelli, editor, *Il Calcolatore Nascosto*, Milano, Italy: Etas Libri, 1996, pp. 121-134.
- Earl E. Swartzlander, Jr., "High-Speed Computer Arithmetic," Chapter 19 in A. B. Tucker, Jr., editor, *Computer Science and Engineering Handbook*, Boca Raton, FL: CRC Press, 1996, pp. 462-481.
- Thomas K. Callaway and Earl E. Swartzlander, Jr., "Low Power Arithmetic Components," Chapter 7 in J. M. Rabaey and M. Pedram, editors, *Low Power Design Methodologies*, Boston: Kluwer Academic Publishers, 1996, pp. 161-200.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Processor for Accurate, Self-Validating Computing," in G. Aleford, A. Frommer and B. Lang, editors, *Mathematical Research*, vol. 90, Berlin: Akademie Verlag, 1996, pp. 25-31.

- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Coprocessor for Accurate and Reliable Computing," in G. Aleford and J. Herzberger, editors, *Mathematical Research*, vol. 89, Berlin: Akademie Verlag, 1996, pp. 217-223.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "Software and Hardware Techniques for Accurate, Self-Validating Arithmetic," Chapter 14 in R. B. Kearfott and V. Kreinovich, editors, *Applications of Interval Computations*, Boston: Kluwer Academic Publishers, 1996, pp. 381-404.
- H. H. Yao and Earl E. Swartzlander, Jr., "Serial-Parallel Multipliers," J. G. Ackenhusen, editor, *Signal Processing Technology and Applications*, New York, IEEE Press, 1995, pp. 213-217.
- D. M. Samani, J. Ellinger, Edward J. Powers and Earl E. Swartzlander, Jr., "Implementation of Several RLS Nonlinear Adaptive Algorithms Using a Commercial Floating Point Digital Signal Processor," J. G. Ackenhusen, editor, *Signal Processing Technology and Applications*, New York, IEEE Press, 1995, pp. 316-320.
- Thomas A. Ziaja and Earl E. Swartzlander, Jr., "Boundary Scan in Board Manufacturing," Chapter in M. Abadir and T. Ambler, editors, *Economics of Electronic Design, Manufacture and Test*, Boston: Kluwer Academic Publishers, 1994, pp. 137-142.
- Earl E. Swartzlander, Jr., "Computer Arithmetic," Chapter 4 in C. H. Chen, editor, *Computer Engineering Handbook*, New York: McGraw-Hill, 1992, pp. 4.1-4.20.
- Earl E. Swartzlander, Jr., "Application Specific VLSI Processors," Chapter 14 in C. H. Chen, editor, *Computer Engineering Handbook*, New York: McGraw-Hill, 1992, pp. 14.1-14.31.
- Earl E. Swartzlander, Jr., "Wafer Scale Integration for the Implementation of Artificial Neural Networks," in M. Sami and J. Calzadilla-Daguerre, editors, *Silicon Architectures for Neural Nets*, Elsevier Science Publishers, 1991, pp. 179-185.
- Earl E. Swartzlander, Jr., "Arithmetic-Logic Unit," Section 9.5 in B. D. Tapley, editor, *Eshbach's Handbook of Engineering Fundamentals*, New York: John Wiley & Sons, 1990, pp. 9.68-9.81.
- D. J. McBride and Earl E. Swartzlander, Jr., "Architecture: Interrupt Systems and System States," Section 9.2 in B. D. Tapley, editor, *Eshbach's Handbook of Engineering Fundamentals*, New York: John Wiley & Sons, 1990, pp. 9.21-9.24.
- Earl E. Swartzlander, Jr., "On-Board Radar Signal Processors," Chapter 14 in L. Cantafio, editor, *Space Based Radar*, Norwood, MA: Artech House, Inc., 1989, pp. 531-565.
- Earl E. Swartzlander, Jr., "VLSI Signal Processing Systems," Chapter 8 in C. H. Chen, editor, *Signal Processing Handbook*, New York: Marcel Dekker, Inc., 1988, pp. 221-256.
- Earl E. Swartzlander, Jr., "Systolic FFT Processors," Chapter 2.4 in W. Moore, Andrew McCabe and Roddy Urquhart, editors, *Systolic Arrays*, Boston: Adam Hilger, 1987, pp. 133-140.
- Earl E. Swartzlander, Jr. and George Hallnor, "Frequency-Domain Digital Filtering with VLSI," Chapter 19 in S. Y. Kung, H. J. Whitehouse and T. Kailath, editors, *VLSI and Modern Signal Processing*, Englewood Cliffs: Prentice-Hall, 1985, pp. 349-359.
- Earl E. Swartzlander, Jr., "Designing with Microprocessors," Section 1.18 in S. S. L. Chang, editor, *Fundamentals Handbook of Electrical and Computer Engineering*, Vol. III, New York: John Wiley & Sons, 1983, pp. 183-200.

- Earl E. Swartzlander, Jr., "Arithmetic-Logic Unit," Section 1.5 in S. S. L. Chang, editor, Fundamentals Handbook of Electrical and Computer Engineering, Vol. III, New York: John Wiley & Sons, 1983, pp. 44-58.
- D. J. McBride and Earl E. Swartzlander, Jr., "Architecture: Interrupt Systems and System States," Section 1.2 in S. S. L. Chang, editor, *Fundamentals Handbook of Electrical and Computer Engineering*, Vol. III, New York: John Wiley & Sons, 1983, pp. 22-27.
- Earl E. Swartzlander, Jr., "VLSI Architecture," Chapter 6 in D. F. Barbe, editor, *VLSI Fundamentals and Applications*, New York: Springer-Verlag, 1980, pp. 178-221.
- Earl E. Swartzlander, Jr., "Microprogrammed Sequential Networks," in *New Components and Subsystems for Digital Design*, Santa Monica, CA: Technology Service Corp., 1975, pp. 111-114.
- Earl E. Swartzlander, Jr., "Computers for Pattern Recognition," in J. Rose, editor, *Advances in Cybernetics and Systems*, Vol. 1, New York: Gordon and Breach Science Publishers, 1974, pp. 389-396.

## Refereed Journal Papers (84):

- Lauren Guckert and Earl E. Swartzlander, Jr., "MAD Gates Memristor Logic Design Using Driver Circuitry," *IEEE Transactions on Circuits and Systems-II*, TCAS-II-00173-2016, accepted April 3, 2016.
- Xiaoping Cui, Weiqiang Liu, Xin Chen, Earl E. Swartzlander, Jr., and Fabrizio Lombardi, "A New Modified Partial Product Generator for Redundant Binary Multipliers," *IEEE Transactions on Computers*, vol. 65, April 2016, pp. 1165-1171.
- Jongwook Sohn and Earl E. Swartzlander, Jr., "A Fused Floating-Point Four-Term Dot Product Unit," *IEEE Transactions on Circuits and Systems-I: Regular Papers*, vol. 63, March 2016, pp. 370-378.
- Fei Zhou, Lauren Guckert, Yao-Feng Chang, Earl E. Swartzlander, Jr., and Jack Lee, "Bidirectional Voltage Based Implication Operations Using SiO<sub>x</sub> Based Unipolar Memristors," *Applied Physics Letters*, vol. 107, November 2015, paper 183501.
- Weiqiang Liu, and Earl E. Swartzlander, Jr., "Design of 3-D Quantum-dot Cellular Automata Adders," *IEICE Electronics Express*, vol. 12, no. 6, pp. 1587-1591, 2015.
- Inwook Kong, Seong-Wan Kim, and Earl E. Swartzlander, Jr., "Design of Goldschmidt Dividers With Quantum-Dot Cellular Automata," *IEEE Transactions on Computers*, vol. 63, October 2014, pp. 2620-2625.
- Jongwook Sohn and Earl E. Swartzlander, Jr., "A Fused Floating-Point Three-Term Adder," *IEEE Transactions on Circuits and Systems-I: Regular Papers*, vol. 61, October 2014, pp. 2842-2850.
- Weiqiang Liu, Liang Lu, Máire O'Neill, and Earl E. Swartzlander, Jr., "A First Step Toward Cost Functions for Quantum-Dot Cellular Automata Designs," *IEEE Transactions on Nanotechnology*, vol. 13, May 2014, pp. 476-487.
- Earl E. Swartzlander, Jr., "STARS: Electronic Calculators: Desktop to Pocket," *Proceedings of the IEEE*, vol. 101, December 2013, pp. 2558-2562.

- Liang Lu, Weiqiang Liu, Máire O'Neill, and Earl E. Swartzlander Jr., "QCA Systolic Array Design," *IEEE Transactions on Computers*, vol. 62, March 2013, pp. 548-560.
- Samuel I. Ward, Myung-Chul Kim, Natarajan Viswanathan, Zhuo Li, Charles J. Alpert, Earl E. Swartzlander, Jr., and David Z. Pan, "Structure-Aware Placement Techniques for Designs with Datapaths," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 32, February 2013, pp. 228-241.
- Hyesook Lim, Changhoon Yim, and Earl E. Swartzlander, Jr., "Priority Area-based Quad-Tree Packet Classification Algorithm and Its Mathematical Framework," *Applied Mathematics & Information Sciences*, vol. 7, no. 1, 2013, pp. 9-20.
- Weiqiang Liu, Saket Srivastava, Liang Lu, Maire O'Neill, and Earl E. Swartzlander Jr., "Are QCA Cryptographic Circuits Resistant to Power Analysis Attack?" *IEEE Transactions on Nanotechnology*, vol. 11, November 2012, pp. 1239-1251.
- Jongwook Sohn and Earl E. Swartzlander, Jr., "Improved Architectures for a Fused Floating-Point Add-Subtract Unit," *IEEE Transactions on Circuits and Systems-I: Regular Papers*, vol. 59, October 2012, pp. 2285-2291.
- Hyesook Lim, Soohyun Lee, and Earl E. Swartzlander, Jr., "A new hierarchical packet classification algorithm," *Computer Networks*, vol. 56, no. 13, September 2012, pp. 3010-3022.
- Earl E. Swartzlander, Jr. and Hani H. Saleh, "FFT Implementation with Fused Floating-Point Operations," *IEEE Transactions on Computers*, vol. 61, February 2012, pp. 284-288.
- Waqas Akram and Earl E. Swartzlander, Jr.," Tunable Mismatch Shaping for Quadrature Bandpass Delta-Sigma Data Converters," *Journal of Signal Processing Systems for Signal, Image, and Video Technology*, vol. 65, no. 2, November 2011, pp. 199-210.
- Weiqiang Liu, Liang Lu, Maire O'Neill, Earl E. Swartzlander Jr., and Roger Woods, "Design of Quantum-dot Cellular Automata Circuits Using Cut-Set Retiming," *IEEE Transactions on Nanotechnology*, vol. 10, September 2011, pp. 1150-1160.
- Inwook Kong and Earl E. Swartzlander, Jr., "A Goldschmidt Division Method with Faster than Quadratic Convergence," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 19, April 2011, pp. 696-700.
- Inwook Kong and Earl E. Swartzlander, Jr., "A Rounding Method to Reduce the Required Multiplier Precision for Goldschmidt Division," *IEEE Transactions on Computers*, *IEEE Transactions on Computers*, vol. 59, December 2010, pp. 1703-1708.
- Ron S. Waters and Earl E. Swartzlander, Jr., "A Reduced Complexity Wallace Multiplier Reduction," *IEEE Transactions on Computers*, *IEEE Transactions on Computers*, vol. 59, August 2010, pp. 1134-1137.
- Hyesook Lim, Changhoon Yim and Earl E. Swartzlander, Jr., "Priority Tries for IP Address Lookup," *IEEE Transactions on Computers*, vol. 59, June 2010, pp. 784-794.
- Terence Rodrigues and Earl E. Swartzlander, Jr., "Adaptive CORDIC: Using Parallel Angle Recoding to Accelerate Rotations" *IEEE Transactions on Computers*, vol. 59, April 2010, pp. 522-531.

- Heumpil Cho and Earl E. Swartzlander, Jr., "Adder and Multiplier Design in Quantum-dot Cellular Automata," *IEEE Transactions on Computers*, vol. 58, June 2009, pp. 721-727.
- Eric Quinnell, Earl E. Swartzlander, Jr. and Carl Lemonds, "Bridged Floating-Point Fused Multiply-Add Design," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 16, December, 2008, pp. 1726-1730.
- Earl E. Swartzlander, Jr., "Systolic FFT Processors: A Personal Perspective," *Journal of Signal Processing*, vol. 53, November 2008, pp. 3-14.
- Robert T. Grisamore and Earl E. Swartzlander, Jr., "Negative Save Sign Extension for Multi-Term Adders and Multipliers," *Journal of Signal Processing*, vol. 52, July 2008, pp. 1-11.
- Youngmoon Choi and Earl E. Swartzlander, Jr., "Speculative Carry Generation with Prefix Adder," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 16, March 2008, pp. 321-326.
- Earl E. Swartzlander, Jr., "The Negative Two's Complement Number System," *Journal of VLSI Signal Processing Systems*, Vol. 49, 2007, pp. 177-183.
- Heumpil Cho and Earl E. Swartzlander, Jr., "Adder Designs and Analyses for Quantum-dot Cellular Automata," *IEEE Transactions on Nanotechnology*, Vol. 6, 2007, pp. 374-383.
- Chang Yong Kang and Earl E. Swartzlander, Jr., "Digit-Pipelined Direct Digital Frequency Synthesis Based on Differential CORDIC," *IEEE Transactions on Circuits and Systems–I: Regular Papers*, Vol. 53, 2006, pp. 1035-1044.
- Ohsang Kwon, Kevin Nowka and Earl E. Swartzlander, Jr., "A 16-Bit by 16-Bit MAC Design Using Fast 5:3 Compressor Cells," *Journal of VLSI Signal Processing Systems*, Vol. 31, 2002, pp. 77-89.
- Sungwook Yu and Earl E. Swartzlander, Jr., "A Scaled DCT Architecture with the CORDIC Algorithm," *IEEE Transactions on Signal Processing*, Vol. 50, 2002, pp. 160-167.
- Sungwook Yu and Earl E. Swartzlander, Jr., "DCT Implementation with Distributed Arithmetic," *IEEE Transactions on Computers*, Vol. 50, 2001, pp. 985-991.
- Sungwook Yu and Earl E. Swartzlander, Jr., "A Pipelined Architecture for the Multidimensional DFT," *IEEE Transactions on Signal Processing*, Vol. 49, 2001, pp. 2096-2102.
- Hyesook Lim, Vincenzo Piuri and Earl E. Swartzlander, Jr., "A Serial-Parallel Architecture for Two-Dimensional Discrete Cosine and Inverse Discrete Cosine Transforms," *IEEE Transactions on Computers*, Vol. 49, 2000, pp. 1297-1309.
- Jae-Hyuck Kwak, Jae hun Choi and Earl E. Swartzlander, Jr., "High Speed CORDIC Based on an Overlapped Architecture and a Novel σ-Prediction Method," *Journal of VLSI Signal Processing Systems*, Vol. 25, 2000, pp. 167-177.
- W. Lynn Gallagher and Earl E. Swartzlander, Jr., "Fault-Tolerant Newton-Raphson and Goldschmidt Dividers Using Time Shared TMR," *IEEE Transactions on Computers*, Vol. 49, 2000, pp. 588-595.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Family of Variable-Precision Interval Arithmetic Processors," *IEEE Transactions on Computers*, Vol. 49, 2000, pp. 387-397.

- Francescomaria Marino Vincenzo Piuri and Earl E. Swartzlander, Jr., "A Parallel Implementation of the 2D Discrete Wavelet Transform without Interprocessor Communications," *IEEE Transactions on Signal Processing*, Vol. 47, 1999, pp. 3179-3184.
- Francescomaria Marino and Earl E. Swartzlander, Jr., "Parallel Implementation of Multidimensional Transforms without Interprocessor Communication," *IEEE Transactions on Computers*, Vol. 48, 1999, pp. 951-961.
- Hercule Kwan, S. Im, Edward J. Powers and Earl E. Swartzlander, Jr., "Parallel Implementation of a Fast Third-Order Volterra Digital Filter," *Journal of VLSI Signal Processing*, Vol. 21, 1999, pp. 117-130.
- Hyesook Lim and Earl E. Swartzlander, Jr., "Multidimensional Systolic Arrays for the Implementation of Discrete Fourier Transforms," *IEEE Transactions on Signal Processing*, Vol. 47, 1999, pp. 1359-1370.
- Earl E. Swartzlander, Jr., "VLSI, MCM, and WSI: A Design Comparison," *IEEE Design and Test of Computers*, Vol. 15, No. 3, July-September 1998, pp. 28-34.
- Shaoyun Wang, Vincenzo Piuri and Earl E. Swartzlander, Jr., "Hybrid CORDIC Algorithms," *IEEE Transactions on Computers*, Vol. 46, 1997, pp. 1202-1207.
- Hercule Kwan, Robert L. Nelson, Jr. and Earl E. Swartzlander, Jr., "A New Design for a Lookahead Carry Generator," *Journal of VLSI Signal Processing* Vol. 14, 1996, pp. 295-302.
- Michael J. Schulte, K'Andrea C. Bickerstaff and Earl E. Swartzlander, Jr., "Hardware Interval Multipliers," *Revista de Informatica: Teorica e Apicada*, Vol. 3, 1996, pp. 73-90.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "Variable-Precision, Interval Arithmetic Coprocessors," *Reliable Computing*, Vol. 2, 1996, pp. 47-62.
- Yuang-Ming Hsu and Earl E. Swartzlander, Jr., "VLSI Concurrent Error Correcting Adders and Multipliers Using Time Shared TMR," *Journal of Microelectronic Systems Integration*, Vol. 3, 1995, pp. 235-245.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Software Interface and Hardware Design for Variable-Precision Interval Arithmetic," *Reliable Computing*, Vol. 1, 1995, pp. 325-342.
- K'Andrea C. Bickerstaff, Michael J. Schulte and Earl E. Swartzlander, Jr., "Parallel Reduced Area Multipliers," *Journal of VLSI Signal Processing*, Vol. 9, 1995, pp. 181-191.
- Michael J. Schulte, J. Omar and Earl E. Swartzlander, Jr., "Optimal Initial Approximations for the Newton-Raphson Division Algorithm," *Computing*, Vol. 53, 1994, pp. 233-242.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "Hardware Designs for Exactly Rounded Elementary Functions," *IEEE Transactions on Computers*, Vol. 43, 1994, pp. 964-973.
- Thomas A. Ziaja and Earl E. Swartzlander, Jr., "Boundary Scan in Board Manufacturing," *Journal of Electronic Testing*, Vol. 5, 1994, pp. 263-268.
- Ben C. Drerup and Earl E. Swartzlander, Jr., "Fast-Multiplier Bit-Product Matrix Reduction Using Bit-Ordering and Parity Generation," *Journal of VLSI Signal Processing*, Vol. 7, 1994, pp. 249-257.
- Robert F. Jones, Jr. and Earl E. Swartzlander, Jr., "Parallel Counter Implementation," *Journal of VLSI Signal Processing*, Vol. 7, 1994, pp. 223-232.

- Michael J. Schulte and Earl E. Swartzlander, Jr., "Parallel Hardware Designs for Correctly Rounded Elementary Functions," *Interval Computations*, No. 4, 1993, pp. 65-88.
- Philip E. Madrid, Brian Millar and Earl E. Swartzlander, Jr., "Modified Booth Algorithm for High-Radix Fixed Point Multiplication," *IEEE Transactions on VLSI Systems*, Vol. 1, 1993, pp. 164-167, Correction: p. 575.
- Earl E. Swartzlander, Jr. and Miroslav Malek, "Overlapped Subarray Segmentation, an Efficient Test Method for Cellular VLSI and WSI Arrays," *VLSI Design*, Vol. 1, 1993, pp. 1-7.
- Thomas Lynch and Earl E. Swartzlander, Jr., "A Spanning Tree Carry Lookahead Adder," *IEEE Transactions on Computers*, Vol. 41, 1992, pp. 931-939.
- Earl E. Swartzlander, Jr., Vijay K. Jain and H. Hikawa, "A Radix-8 Wafer Scale FFT Processor," *Journal of VLSI Signal Processing*, Vol. 4, 1992, pp. 165-176.
- Earl E. Swartzlander, Jr., "Generic Signal Processor Implementation with VHSIC," *Journal of VLSI Signal Processing*, Vol. 2, 1990, pp. 111-116.
- Earl E. Swartzlander, Jr., "VHSIC-Based Innovative Architectures," *APL Technical Review*, Vol. 1, Number 2, 1989, pp. 97-105.
- Earl E. Swartzlander, Jr., "Digital Optical Arithmetic," *Applied Optics*, Vol. 25, No. 18, 1986, pp. 3021-3032.
- Earl E. Swartzlander, Jr., Wendell K. W. Young and Saul J. Joseph, "A Radix 4 Delay Commutator for Fast Fourier Transform Processor Implementation," *IEEE Journal of Solid-State Circuits*, Vol. SC-19, 1984, pp. 702-709.
- Earl E. Swartzlander, Jr., D. V. Satish Chandra, H. Troy Nagle, Jr. and S. A. Starks, "Sign/Logarithm Arithmetic for FFT Implementation," *IEEE Transactions on Computers*, Vol. C-32, 1983, pp. 526-534, Correction: Vol. C-35, 1986, p. 484.
- Earl E. Swartzlander, Jr. and Barry K. Gilbert, "Super Systems: Technology and Architecture," *IEEE Transactions on Computers*, Vol. C-31, 1982, pp. 399-409.
- Earl E. Swartzlander, Jr., "VLSI Signal Processing Architectures," *Electro-Technology* (Journal of the Society of Electronic Engineers India), Vol. 25, 1982, pp. 183-203.
- Barry K. Gilbert, Surender K. Kenue, Richard A. Robb, Aloysius Chu, Arnold H. Lent and Earl E. Swartzlander, Jr., "Rapid Execution of Fan Beam Image Reconstruction Algorithms Using Efficient Computational Techniques and Special-Purpose Processors," *IEEE Transactions on Biomedical Engineering*, Vol. BME-28, 1981, pp. 98-116.
- Earl E. Swartzlander, Jr., "Merged Arithmetic," *IEEE Transactions on Computers*, Vol. C-29, 1980, pp. 946-950.
- Earl E. Swartzlander, Jr. and Barry K. Gilbert, "Arithmetic for Ultra High-Speed Tomography," *IEEE Transactions on Computers*, Vol. C-29, 1980, pp. 341-353.
- Earl E. Swartzlander, Jr., "Microprogrammed Control for Specialized Processors," *IEEE Transactions on Computers*, Vol. C-28, 1979, pp. 930-934.
- Earl E. Swartzlander, Jr., "Comments on 'The Focus Number System'," *IEEE Transactions on Computers*, Vol. C- 28, 1979, p. 693.

- Earl E. Swartzlander, Jr. and Douglas J. Heath, "A Routing Algorithm for Signal Processing Networks," *IEEE Transactions on Computers*, Vol. C-28, 1979, pp. 567-572.
- B. K. Gilbert, L. M. Krueger, A. Chu, E. L. Ritman, E. E. Swartzlander, Jr. and D. E. Atkins, "Application of Optimized Parallel Processing Digital Computers and Numerical Approximation Methods to the Ultra-High Speed Three-Dimensional Reconstruction of the Intact Thorax," *International Journal of Bio-Medical Computing*, Vol. 10, 1979, pp. 317-329.
- Barry K. Gilbert, Aloysius Chu, Daniel E. Atkins, Earl E. Swartzlander, Jr. and Erik L. Ritman, "Ultra High-Speed Transaxial Image Reconstruction of the Heart, Lungs, and Circulation via Numerical Approximation Methods and Optimized Processor Architecture," *Computers and Biomedical Research*, Vol. 12, 1979, pp. 17-38.
- B. K. Gilbert, L. M. Krueger E. E. Swartzlander, Jr., D. E. Atkins, A. Chu and E. L. Ritman, "Application of Optimized Parallel Processing Digital Computers and Numerical Approximation Methods to the Ultra-High Speed Three Dimensional Reconstruction of the Intact Thorax," (Abstract) in: J. Rose, ed., *Current Topics in Cybernetics and Systems*, New York: Springer-Verlag, 1978, pp. 189-191.
- Earl E. Swartzlander, Jr., Barry K. Gilbert and Irving S. Reed, "Inner Product Computers," *IEEE Transactions on Computers*, Vol. C-27, 1978, pp. 21-31.
- Earl E. Swartzlander, Jr. and Aristides G. Alexopoulos, "The Sign/Logarithm Number System," *IEEE Transactions on Computers*, Vol. C-24, 1975, pp. 1238-1242.
- Earl E. Swartzlander, Jr., "Parallel Counters," *IEEE Transactions on Computers*, Vol. C-22, 1973, pp. 1021-1024.
- Earl E. Swartzlander, Jr., "Models for Thermistor Resistance Temperature Characteristics," *Journal of Applied Measurements*, Vol. 1, 1973, pp. 38-41.
- Earl E. Swartzlander, Jr., "The Quasi Serial Multiplier," *IEEE Transactions on Computers*, Vol. C-22, 1973, pp. 317-321.
- Earl E. Swartzlander, Jr., "Electronic System of the HCO/ATM Spectroheliometer," *Journal of Spacecraft and Rockets*, Vol. 7, 1970, pp. 1441-1443.
- Earl E. Swartzlander, Jr., "Absolute and Differential Temperature Monitors Developed for Apollo Space Experiments," *IEEE Transactions on Geoscience Electronics*, Vol. GE-7, 1969, pp. 267-273.

#### Magazine Articles (Non-Refereed) (18):

- Mohammad Ibrahim and Earl E. Swartzlander, Jr., "Guest Editorial" (Introduction to Special Issue on Computer Arithmetic and Applications)," *Journal of VLSI Signal Processing Systems*, Vol. 33, 2003, p. 5.
- Edwin de Angel and Earl E. Swartzlander, Jr., "Techniques for Low Power Parallel Multipliers," *Technical Committee on VLSI Technical Bulletin*, Spring 2000, pp. 7-10.
- Earl E. Swartzlander, Jr., "Handheld Calculators From HP and TI," Calculators Column in *IEEE Annals of the History of Computers*, Vol. 19, No. 1, 1995, pp. 74-75.
- Earl E. Swartzlander, Jr., "The Sinclair Calculators," Calculators Column in *IEEE Annals of the History of Computers*, Vol. 18, No. 3, 1996, pp. 70-71.

- Earl E. Swartzlander, Jr., "The Victor and Sundstrand Adding Machines," Calculators Column in *IEEE Annals of the History of Computers*, Vol. 17, No. 4, 1995, p. 4.
- Earl E. Swartzlander, Jr., "Generations of Calculators," Calculators Column in *IEEE Annals of the History of Computers*, Vol. 17, No. 3, 1995, pp. 75-77.
- Earl E. Swartzlander, Jr., Calculators Column in *IEEE Annals of the History of Computers*, Vol. 17, No. 2, 1995, pp. 5-6.
- W. Kent Fuchs and Earl E. Swartzlander, Jr., "Wafer-Scale Integration: Architectures and Algorithms," (Special Issue Introduction) *Computer*, Vol. 25, No. 4, April, 1992, pp. 6-8.
- Earl E. Swartzlander, Jr., "Introduction to Special Issue on Computer Arithmetic," *IEEE Transactions on Computers*, Vol. 39, 1990, pp. 981-982.
- Earl E. Swartzlander, Jr., John Eldon, Robert M. Glidden, Michael J. Jamgochian and Zoltan Z. Stroll, "How to Transform, Interpolate, and Improve Your Image," *TRW Quest Magazine*, Vol. 10, No. 2, Winter 1987/1988, pp. 4-18.
- Kenneth B. de Graaf and Earl E. Swartzlander, Jr., "The Wave of the Future is Digital," *TRW Quest Magazine*, Vol. 9, No. 1, Summer 1986, pp. 4-17.
- Earl E. Swartzlander, Jr., "Spectrum Analysis and the Unconventional Butterfly," *Defense Science and Electronics*, Vol. 4, October 1985, pp. 66-75.
- S. F. Lundstrom and Earl E. Swartzlander, Jr., "Advances in Distributed Computing Systems," (Special Section Introduction) *IEEE Transactions on Software Engineering*, Vol. SE-11, 1985, pp. 1092-1095.
- Earl E. Swartzlander, Jr., "VLSI Technology for Real Time Systems," *Real-Time Systems Newsletter* Vol. 2, No. 3, Fall 1984, pp. 19-30.
- Earl E. Swartzlander, Jr., "Spectrum Analysis and the Unconventional Butterfly," *TRW/Quest Magazine*, Vol. 7, No. 2, Autumn 1984, pp. 2-15.
- Earl E. Swartzlander, Jr. and Saul J. Joseph, "VLSI Signal Processing: A Case Study," *VLSI Design*, Vol. V, No. 6, June 1984, pp. 32-36.
- Earl E. Swartzlander, Jr. and C. H. Downey, "Two-Transistor Summer Boasts Stability," *EDN*, Vol. 13, No. 15, December 1968, pp. 85-86.
- Earl E. Swartzlander, Jr., "Op-Amp Linearizes Thermistor, Improves Monitor," *EDN Magazine*, Vol. 13, No. 4, April 1968, pp. 50-51.

## **Technical Reports (5)**

- Shaoyun Wang, Vincenzo Piuri and Earl E. Swartzlander, Jr., *Merged Scaling Multiplication CORDIC Algorithm*, Politecnico di Milano Technical Report, 96.0140, August 1996.
- Shaoyun Wang, Vincenzo Piuri and Earl E. Swartzlander, Jr., *The Hybrid CORDIC Algorithm*, Politecnico di Milano Technical Report, 96.058, 1996.
- Shaoyun Wang, Vincenzo Piuri and Earl E. Swartzlander, Jr., *A Unified View of CORDIC Processor Design*, Politecnico di Milano Technical Report, 95.042, September 1995.

- Shaoyun Wang, Vincenzo Piuri and Earl E. Swartzlander, Jr., *Granularly-Pipelined CORDIC Processors for Sine and Cosine Generators*, Politecnico di Milano Technical Report, 95.041, September 1995.
- Earl E. Swartzlander, Jr., *High Speed Micro Signal Processor Study*, Air Force Avionics Laboratory Technical Report, AFAL-TR-77-63, 1977.

## **Refereed Conference Proceedings (305):**

- Nagaraja Revanna and Earl E. Swartzlander, Jr., "Arithmetic Circuit Design with Memristor based High Fan--out Logic Gates," *7th IEEE Annual Ubiquitous Computing, Electronics & Mobile Communication Conference*, Columbia University, New York, October 20-22, 2016, pp. 782-787.
- Nagaraja Revanna and Earl E. Swartzlander, Jr., "Memristor Based High Fan-out Logic Gates," *IEEE Dallas Circuits and Systems Conference*, Dallas, TX, October 10, 2016, paper D3, pp. 1-4.
- Robert J. Ascott and Earl E. Swartzlander, Jr., "Extreme Multi-Core, Multi-Network Java DataFlow Machine (JavaFlow)," *Forty-Ninth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 8-11, 2015, pp. 182-185.
- Mike O'Connor and Earl E. Swartzlander, Jr., "I Exploiting Asymmetry in Booth-Encoded Multipliers for Reduced Energy Multiplication," *Forty-Ninth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 8-11, 2015, pp. 722-726.
- Michael B. Sullivan and Earl E. Swartzlander, Jr., "Low Cost Duplicate Multiplication," 22<sup>nd</sup> *IEEE Symposium on Computer Arithmetic*, Lyon, France, June 22-24, 2015, pp. 2-9.
- Kihwan Jun and Earl E. Swartzlander, Jr., "Improved Non-restoring Square Root Algorithm with Dual Path Calculation," *Forty-Eighth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 2-5, 2014, pp. 1243-1246.
- Divya Mahajan, Matheen Musaddiq, and Earl E. Swartzlander, Jr., "Memristor Based Adders," *Forty-Eighth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 2-5, 2014, pp. 1256-1260.
- Wesley Chu, Ali I. Unwala, Pohan Wu, and Earl E. Swartzlander, Jr., "Implementation of a High Speed Multiplier Using Carry Lookahead Adders," *Forty-Seventh Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 3-6, 2013, pp. 400-404.
- Michael B. Sullivan and Earl E. Swartzlander, Jr., "On Separable Error Detection for Addition," *Forty-Seventh Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 3-6, 2013, pp. 2181-2186.
- Jae Hong Min and Earl E. Swartzlander, Jr., "Fused Floating-Point Magnitude Unit," *IEEE 56th International Midwest Symposium on Circuits and Systems (MWSCAS-2013)*, Columbus, OH, August 4-7, 2013, pp. 1383-1386.
- Kihwan Jun and Earl E. Swartzlander, Jr., "Improved Non-Restoring Division Algorithm with Dual Path Calculation," *IEEE 56th International Midwest Symposium on Circuits and Systems (MWSCAS-2013)*, Columbus, OH, August 4-7, 2013, pp. 1379-1382.
- Earl E. Swartzlander, Jr., Heumpil Cho, Inwook Kong, and Seong-Wan Kim, "Arithmetic Implemented with Semiconductor QCA," 2013 CMOSET Research Symposium, Whistler, British Columbia, Canada, July 17-19, 2013.

- Jae Hong Min and Earl E. Swartzlander, Jr., "Fused Floating-Point Two-term Sum-of-Squares Unit," 24th IEEE International Conference on Application-Specific Systems, Architectures and Processors (ASAP-2013), June 5-7, 2013, Washington, DC
- Robert J. Ascott and Earl E. Swartzlander, Jr., "Multiple Heterogeneous On-Chip Networks Implementing a Java DataFlow Machine (JavaFlow)," 2013 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP), Austin, TX, June 2, 2013.
- Weiqiang Liu, Saket Srivastava, Liang Lu, Máire O'Neill and Earl E. Swartzlander, Jr., "Power Analysis Attack of QCA Circuits: A Case Study of the Serpent Cipher," *IEEE International Symposium on Circuits and Systems (ISCAS-2013)*, May 19-23, 2013, Beijing, China
- Michael B. Sullivan and Earl E. Swartzlander, Jr., "Truncated Logarithmic Approximation," 21st IEEE Symposium on Computer Arithmetic, April 7-10, 2013, pp. 191-198.
- Jongwook Sohn and Earl E. Swartzlander, Jr., "Improved Architectures for a Floating-Point Fused Dot Product Unit," *21st IEEE Symposium on Computer Arithmetic*, April 7-10, 2013, pp. 41-48.
- Hani H. Saleh, Baker S. Mohammad, and Earl Swartzlander, Jr., "An Optimum Booth Radix Selection for Low Power Integer Multipliers," 7th IEEE International Design and Test Symposium, December 15-17, 2012, Doha, Qatar, UAE
- Kihwan Jun and Earl E. Swartzlander, Jr., "Modified Non-restoring Division Algorithm with Improved Delay Profile and Error Correction," *Forty-Sixth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 4-7, 2012, pp. 1460-1464.
- Jae Hong Min, Jongwook Sohn and Earl E. Swartzlander, Jr., "A Low-Power Dual-Path Floating-Point Fused Add-Subtract Unit," *Forty-Sixth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 4-7, 2012, pp. 998-1002.
- Weiqiang Liu, Máire O'Neill, and Earl E. Swartzlander, Jr., "A Review of QCA Adders and Metrics," (*Invited Paper*), Forty-Sixth Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, November 4-7, 2012, pp. 747-751.
- Michael B. Sullivan and Earl E. Swartzlander, Jr., "Truncated Error Correction for Flexible Approximate Multiplication," *Forty-Sixth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 4-7, 2012, pp. 355-359.
- Sreenivaas Muthyala Sudhakar, Kumar P. Chidambaram and Earl E. Swartzlander Jr., "Hybrid Han-Carlson Adder," 55<sup>th</sup> Midwest Symposium on Circuits and Systems (MWSCAS-2012), August 5-8, 2012, Boise, ID.
- Michael B. Sullivan and Earl E. Swartzlander Jr., "Long Residue Checking for Adders," 23rd IEEE International Conference on Application-specific Systems, Architectures and Processors (ASAP-12), July 9-12, 2012, Delft, The Netherlands, pp. 177-180.
- Weiqiang Liu, Liang Lu, Maire O'Neill, and Earl E. Swartzlander Jr., "Cost-Efficient Decimal Adder Design in Quantum-dot Cellular Automata," *International Symposium on Circuits and Systems (ISCAS-2012)*, Seoul, Korea May 20-23, 2012.
- Samuel I. Ward, Myung-Chul Kim, Natarajan Viswanathan, Zhuo Li, Charles Alpert, Earl E. Swartzlander, Jr., and David Z. Pan, "Keep it Straight: Teaching Placement How to Better Handle Designs with Datapaths," Proceedings of the 2012 International Symposium on Physical Design, Napa, CA, March 25-28, 2012, pp. 79-86.

- Andrew G. Schafer, Lyndsi R. Parker and Earl E. Swartzlander, Jr., "The Fully-Serial Pipelined Multiplier," *Forty-Fifth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 6-9, 2011, pp. 1817-1822.
- Michael B. Sullivan and Earl E. Swartzlander, Jr., "Hybrid Residue Generators for Increased Efficiency," *Forty-Fifth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 6-9, 2011, pp. 144-148.
- Jae Hong Min, Seong-Wan Kim and Earl E. Swartzlander, Jr., "A Floating-Point Fused FFT Butterfly Arithmetic Unit with Merged Multiple-Constant Multipliers," *Forty-Fifth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 6-9, 2011, pp. 520-524.
- Seong-Wan Kim and Earl E. Swartzlander, Jr., "Divider Design for Quantum-Dot Cellular Automata," *NANO-2011*, Portland, OR, August 18, 2011, pp. 1295-1300.
- Weiqiang Liu, Liang Lu, Maire O'Neill and Earl E. Swartzlander Jr., "Design Rules for Quantum-dot Cellular Automata," ISCAS-2011, Rio de Janeiro, Brazil, May 15-18, 2011, pp. 2361-2364.
- Samuel I. Ward, David A. Papa, Zhuo Li, Cliff Sze, Charles Alpert, and Earl Swartzlander, "Quantifying Academic Placer Performance on Custom Designs," *International Symposium on Physical Design*, Santa Barbara, CA, March 27-30, 2011, pp. 91-98.
- K'Andrea Bickerstaff and Earl E. Swartzlander, Jr., "Memristor-based Arithmetic," *Forty-Fourth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 7-10, 2010, pp. 1173-1177.
- Earl E. Swartzlander, Jr., Heumpil Cho, Inwook Kong and Seong-Wan Kim, "Computer Arithmetic Implemented with QCA: A Progress Report," *Forty-Fourth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 7-10, 2010, pp. 1392-1398.
- Waqas Akram and Earl E. Swartzlander, Jr., Tunable Mismatch Shaping for Quadrature Bandpass Delta-Sigma Data Converters," *SiPS*, 2010 IEEE Workshop on Signal Processing Systems, San Francisco, CA, October 6-8, 2010
- Shakeel S. Abdulla, Haewoon Nam, Earl E. Swartzlander, Jr., and Jacob A. Abraham, "High Speed Recursion-Free CORDIC Architecture," *Proceedings IEEE International SOC Conference*, Las Vegas, NV, September 27-29, 2010, pp. 65-70.
- Weiqiang Liu, Liang Lu, Máire O'Neill and Earl E. Swartzlander Jr., "Montgomery Modular Multiplier Design in Quantum-dot Cellular Automata Using Cutset Retiming," 10<sup>th</sup> IEEE Conference on Nanotechnology (NANO 2010), Seoul, Korea, August 17-20, 2010, paper ICO-TS01\_007.
- Seong-Wan Kim and Earl E. Swartzlander, Jr., "Multipliers with Coplanar Crossings for Quantum-Dot Cellular Automata," 10<sup>th</sup> IEEE Conference on Nanotechnology (NANO 2010), Seoul, Korea, August 17-20, 2010, pp. 953-957.
- Liang Lu, Weiqiang Liu, Máire O'Neill and Earl E. Swartzlander Jr., "QCA Systolic Matrix Multiplier," *IEEE Computer Society Annual Symposium on VLSI*, Lixouri, Kefalonia, Greece, July 5-7, 2010, pp. 149-154.

- Tung Pham and Earl E. Swartzlander, Jr., "Design of Floating-Point Dividers Using High Redundancy," *Solid-State Systems Symposium: VLSIs & Related Technologies (4S-2010)*, Ho Chi Minh City, Vietnam, June 17-18, 2010.
- Waqas Akram and Earl E. Swartzlander, Jr., "A Novel Technique for Tunable Mismatch Shaping in Oversampled Data Converters," 2010 IEEE International Conference on Acoustics, Speech, and Signal Processing, Dallas, TX, March 14-19, 2010, pp. 1534-1537.
- Waqas Akram and Earl E. Swartzlander, Jr., "An Architecture for First-Order Tunable Mismatch Shaping in Oversampled Data Converters," *Latin American Symposium on Circuits and Systems*, Iguacu Falls, Brazil, February 24-26, 2010, pp. 40-43.
- Earl E. Swartzlander, Jr. and Hani H. Saleh, "Floating-Point Implementation of Complex Multiplication," *Forty-Third Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 2-4, 2009, pp. 926-929.
- Waqas Akram and Earl E. Swartzlander, Jr., "Tunable N-Path Mismatch Shaping for Multibit Bandpass Delta-Sigma Modulators," *Forty-Third Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 2-4, 2009, pp. 1288-1291.
- Robert Ascott and Earl E. Swartzlander, Jr., "JavaFlow A Java DataFlow Machine," *Proceedings IEEE International SOC Conference*, Belfast, Northern Ireland, September 9-11, 2009, pp. 211-214.
- Liang Lu, Maire O'Neill and Earl E. Swartzlander, Jr., "ASIC Evaluation of ECHO Hash Function," *Proceedings IEEE International SOC Conference*, Belfast, Northern Ireland, September 9-11, 2009, pp. 387-390.
- Malhar Mehta, Amith Kumar Nuggehalli Ramachandra and Earl E. Swartzlander, Jr., "Implementation of a Speculative Ling Adder," *SPIE Symposium on Mathematics for Signal and Information Processing*, San Diego, CA, August 2, 2009, pp. 74440K-1-74440K-12.
- Ryan Nett, Jay Fletcher and Earl E. Swartzlander, Jr., "Implementation of Sort-based Counters," *SPIE Symposium on Mathematics for Signal and Information Processing*, San Diego, CA, August 2, 2009, pp. 74440R-1-74440R-10.
- Inwook Kong, Earl E. Swartzlander, Jr., and Seong-Wan Kim, "Design of a Goldschmidt Iterative Divider for Quantum-Dot Cellular Automata," 2009 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH'09), San Francisco, CA, July 30-31, 2009, pp. 47-50.
- Bassam Jamil Mohd and Earl E. Swartzlander, Jr., "A Power-Scalable Switch-Based Multi-Processor FFT," *IEEE Conference on Application-Specific Systems, Architectures, and Processors*, Boston, MA, July 7-9, 2009, pp. 114-120.
- Seong-Wan Kim and Earl E. Swartzlander, Jr., "Parallel Multipliers for Quantum-dot Cellular Automata," *Nanotechnology Materials and Devices Conference*, Traverse City, MI, June 2-5, 2009, pp. 68-72.
- Earl E. Swartzlander, Jr. and Hani Saleh, "Fused Floating-Point Arithmetic for DSP," *Forty-Second Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 26-29, 2008, pp. 767-771.

- Inwook Kong and Earl E. Swartzlander, Jr., "A Rounding Method with Improved Error Tolerance for Division by Convergence," *Forty-Second Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 26-29, 2008, pp. 1814-1818.
- Hani Saleh and Earl E. Swartzlander, Jr., "A Floating-Point Fused Dot-Product Unit," *XXVI IEEE International Conference on Computer Design*, Lake Tahoe, CA, October 12-15, 2008, pp. 427-431.
- Xin Yang, Jun Mu, Sakir Sezer, John McCanny and Earl Swartzlander, Jr. "High Performance IP Lookup Circuit Using DDR SDRAM," *Proceedings IEEE International SOC Conference*, Newport Beach, CA, September 17-20, 2008, pp. 371-374.
- Sean Laughlin, Sabrina Smith, Paul Zucknick, and Earl E. Swartzlander, Jr., "Optimization of the Final Adder Stage of Fast Multipliers," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, XVIII*, San Diego, CA, August 11, 2008, pp. 70740L-1-70740L-12.
- Hani Saleh and Earl E. Swartzlander, Jr. "A Floating-Point Fused Add-Subtract Unit," 2008 *IEEE Midwest Symposium on Circuits and Systems*, Knoxville, TN, August 10-13, 2008, pp. 519-522.
- K'Andrea Bickerstaff and Earl E. Swartzlander, Jr., "Overview of Fast Multiplication," 3rd Annual Austin Conference on Integrated Systems & Circuits, Austin, TX, May 7, 2008.
- Mike Spear, Gaurav Tuteja and Earl E. Swartzlander, Jr., "Full Adder Evaluation and Selection for a Parallel Multiplier," 3rd Annual Austin Conference on Integrated Systems & Circuits, Austin, TX, May 7, 2008.
- Eun Jung Jang, Earl E. Swartzlander, Jr. and Jebediah Keefe, "Dual V<sub>dd</sub> Design Optimization of Fast Multipliers," *3rd Annual Austin Conference on Integrated Systems & Circuits*, Austin, TX, May 7, 2008.
- Eiman Ebrahimi, Haydn Nelson, Mahnaz Sadoughi and Earl E. Swartzlander, Jr., "A Hybrid Approach to Last Stage Addition for Wallace and Dadda Multipliers," *3rd Annual Austin Conference on Integrated Systems & Circuits*, Austin, TX, May 7, 2008.
- Hani Saleh and Earl E. Swartzlander, Jr., "A Contention-Free Radix-2 8k-points Fast Fourier Transform Engine Using Single Port SRAMs," *IEEE SoutheastCon* 2008, April 3-5, 2008, Huntsville, AL, April 3-5, 2008, pp. 497-502.
- Vijay Jain and Earl E. Swartzlander, Jr., "32 Bit Single Cycle Nonlinear VLSI Cell for the ICA Algorithm," 2008 IEEE International Conference on Acoustics, Speech, and Signal Processing, Las Vegas, NV, March 31-April 3, 2008, pp. 1429-1432.
- Eric Quinnell, Earl E. Swartzlander, Jr. and Carl Lemonds "Floating-Point Fused Multiply-Add Architectures," *Forty-First Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 4-7, 2007, pp. 331-337.
- Hani Saleh Bassam Jamil Mohd, Adnan Aziz and Earl Swartzlander, Jr., "Contention-Free Switch-Based Implementation of 1024-point Radix-2 Fourier Transform Engine," *IEEE International Conference on Computer Design*, Atlanta, GA, October 15-17, 2007, pp. 7-12.
- Bassam Jamil Mohd, Adnan Aziz and Earl E. Swartzlander, Jr., "The Hazard-Free Superscalar Pipeline Fast Fourier Transform Algorithm and Architecture," *IFIP WG 10.5 International Conference on Very Large Scale Integration*, Lake Tahoe, CA, October 7-10, 2007, pp. 194-

- Gaurav Agrawal, Ankit Khandelwal and Earl E. Swartzlander, Jr., "An Improved Reciprocal Approximation Algorithm for a Newton Raphson Divider," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, XVII*, Vol. 6697, San Diego, CA, August 27, 2007, pp. 66970M-1-66970M-12.
- Heumpil Cho and Earl E. Swartzlander, Jr., "Serial Parallel Multiplier Design in Quantum-dot Cellular Automata," *18th IEEE Symposium on Computer Arithmetic*, Montpellier, France, June 25-27, 2007, pp. 7-15.
- Ron S. Waters, Whitney J. Townsend and Earl E. Swartzlander, Jr., "A Method for Graphically Analyzing High Speed Multiplier Arrays in Order to Reduce Reduction Errors and Minimize the Number of Half Adders," *Austin Conference on Integrated Systems & Circuits*, Austin, TX, May 13-17, 2007.
- Samuel Ward, Emiliano Lozano, Earl E. Swartzlander, Jr. and Jason Arbaugh, "Accuracy Improvement in CORDIC Through Precomputation of the Error Bias," *Austin Conference on Integrated Systems & Circuits*, Austin, TX, May 13-17, 2007.
- R. Adam Hall, Sriram Ragunathan and Earl E. Swartzlander, Jr., "A Comparison of Timing Delays for 32-bit Wallace and Dadda Multipliers in 0.18 Micron Technology," *Austin Conference on Integrated Systems & Circuits*, Austin, TX, May 13-17, 2007.
- Hyuk Park and Earl E. Swartzlander, Jr., "Truncated Multiplication with Symmetric Correction," *Fortieth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 29-November 1, 2006, pp. 931-934.
- Earl E. Swartzlander, Jr., "Arithmetic for VLSI Signal Processing," *Fortieth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 29-November 1, 2006, pp. 899-906.
- Terence K. Rodrigues and Earl E. Swartzlander, Jr., "Adaptive CORDIC: Using Parallel Angle Recoding to Accelerate CORDIC Rotations," *Fortieth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 29-November 1, 2006, pp. 323-327.
- Earl E. Swartzlander, Jr., "Systolic FFT Processors: Past, Present and Future," *IEEE Conference on Application-Specific Systems, Architectures, and Processors*, Steamboat Springs, CO, September 11-13, 2006, pp. 153-158.
- Tung N. Pham and Earl E. Swartzlander, Jr., "Design of Radix 4 SRT Dividers in 65 Nanometer CMOS Technology," *IEEE Conference on Application-Specific Systems, Architectures, and Processors*, Steamboat Springs, CO, September 11-13, 2006, pp. 105-108.
- Tung N. Pham and Earl E. Swartzlander, Jr., "Design of Radix 4 SRT Dividers for Single Precision DSP," 6th IEEE International Symposium on Signal Processing and Information Technology, Vancouver, Canada, August 27-30, 2006, pp. 236-241.
- Megha Ladha and Earl E. Swartzlander, Jr., "Optimization of Spanning Tree Adders," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, XVI*, Vol. 6313, San Diego, CA, August 15-16, 2006, pp. 631301-1-631301-8.
- Hyuk Park and Earl E. Swartzlander, Jr., "Truncated Multiplications for the Negative Two's Complement Number System," 2006 IEEE International Midwest Symposium on Circuits and Systems, San Juan, Puerto Rico, August 6-9, 2006.

- Heumpil Cho and Earl E. Swartzlander, Jr., "Modular Design of Conditional Sum Adders Using Quantum-Dot Cellular Automata," 6th IEEE Conference on Nanotechnology, Cincinnati, OH, July 16-20, 2006,
- Tung N. Pham and Earl E. Swartzlander, Jr., "Design of Radix 4 SRT Dividers in 65 Nanometer CMOS Technology," *Austin Conference on Integrated Systems & Circuits*, Austin, TX, May 17-19, 2006, pp. 1-8.
- Moboluwaji O. Sanu and Earl E. Swartzlander, Jr., "Hardware Design for End-to-End Modular Exponentiation in Redundant Number Representation," *IEEE Workshop on Signal Processing Systems Design and Implementation*, Athens, Greece, November 2-4, 2005, pp. 65-69.
- Heumpil Cho and Earl E. Swartzlander, Jr., "Pipelined Carry Lookahead Adder Design in Quantum-Dot Cellular Automata," *Thirty Ninth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 30-November 2, 2005, pp. 1191-1195
- Kyungtae Han, Brian Evans and Earl E. Swartzlander, Jr., "Low Power Multipliers for Data Wordlength Reduction," *Thirty Ninth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 30-November 2, 2005, pp. 1615-1619.
- Moboluwaji O. Sanu and Earl E. Swartzlander, Jr., "A Vector Multiply-Accumulate Architecture for GF(2<sup>m</sup>)," 48<sup>th</sup> *Midwest Symposium on Circuits and Systems*, Cincinnati. OH, August 7-10, 2005, pp. 1585-1588.
- Aniket M. Saha and Earl E. Swartzlander, Jr., "Effect of Leakage on High Performance Designs," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, XV*, Vol. 5910, San Diego, CA, August 3, 2005, pp. 59100P-1-59100P-10.
- Moboluwaji O. Sanu and Earl E. Swartzlander, Jr., "Multiply-Accumulate Architecture for a Special Class of Optimal Extension Fields," *IEEE Conference on Application-Specific Systems, Architectures, and Processors*, Samos, Greece, July 23-25, 2005, pp. 134-139.
- Earl E. Swartzlander, Jr., "Three Dimensional System-on-Chip Technology," *5th International Workshop on System-on-Chip for Real-Time Applications*, Banff, Alberta, Canada, July 20-24, 2005, pp. 465-470.
- Youngmoon Choi and Earl E. Swartzlander, Jr., "Parallel Prefix Adder Design with Matrix Representation," *17th IEEE Symposium on Computer Arithmetic*, Cape Cod, MA, June 27-29, 2005, pp. 90-98.
- Earl E. Swartzlander, Jr., "35+ Years of Computer Arithmetic: A View From the Trenches," *Thirty Eighth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 7-10, 2004, pp. 1345-1349.
- Kyungtae Han, Brian Evans and Earl E. Swartzlander, Jr., "Data Wordlength Reduction for Low Power Signal Processing Software," *IEEE Workshop on Signal Processing Systems Design and Implementation*, Austin, TX, October 13-15, 2004, pp. 343-348.
- Moboluwaji O. Sanu, Earl E. Swartzlander, Jr. and Craig M. Chase, "Parallel Montgomery Multipliers," *IEEE Conference on Application-Specific Systems*, *Architectures*, and *Processors*, Galveston, TX, September 27-29, 2004, pp. 63-72.

- Earl E. Swartzlander, Jr., "The Seven Wonders of Computer Arithmetic," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, XIV*, Vol. 5559, Denver, CO, August 4, 2004, pp. 1-12.
- Travis Lanier, Jacob Wilcox and Earl E. Swartzlander, Jr., "Automated Synthesis of Dadda Multipliers," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, XIV*, Vol. 5559, Denver, CO, August 4, 2004, pp. 31-39.
- Earl E. Swartzlander, Jr., "A Review of Large Counter Designs," *IEEE Computer Society Annual Symposium on VLSI*, Lafayette, LA, February 19-20, 2004, pp. 89-98.
- Jaeki Yoo, Edward Lee and Earl E. Swartzlander, Jr., "A Digital Background Calibration Technique for Pipelined ADC Using Redundant Stages," 46th IEEE Midwest Symposium on Circuits and Systems, Cairo, Egypt, December, 2003, pp. 5-8.
- Ayman M. El-Khashab and Earl E. Swartzlander, Jr., "The Modular Pipeline Fast Fourier Transforms Algorithm and Architecture," *Thirty-Seventh Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 9-12, 2003, pp. 1463-1467
- Waqas Akram and Earl E. Swartzlander, Jr., "Direct Digital Frequency Synthesis Using Piece-Wise Polynomial Approximation," *Thirty-Seventh Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 9-12, 2003, pp. 2237-2241.
- Whitney J. Townsend, Jacob A. Abraham and Earl E. Swartzlander, Jr., "Quadruple Time Redundancy Adders," 18th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, November 3-5, 2003, pp. 250-256.
- Chang Yong Kang and Earl E. Swartzlander, Jr., "A Digit-Pipelined Direct Digital Frequency Synthesis Architecture," 2003 *IEEE Workshop on Signal Processing System Design and Implementation*, Seoul, Korea, August 27-29, 2003, pp. 224-229.
- Robert T. Grisamore and Earl E. Swartzlander, Jr., "Efficient Sign Extension for Multiple Addition," *SPIE Symposium on Advanced Signal Processing Algorithms*, *Architectures*, *and Implementations*, *XIII*, Vol. 5205, San Diego, CA, August 8, 2003, pp. 510-519.
- Whitney J. Townsend, Earl E. Swartzlander, Jr. and Jacob A. Abraham, "A Comparison of Dadda and Wallace Multiplier Delays," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, XIII*, Vol. 5205, San Diego, CA, August 8, 2003, pp. 552-560.
- Ayman M. El-Khashab and Earl E. Swartzlander, Jr., "An Architecture for a Radix-4 Modular Pipeline Fast Fourier Transform," *IEEE International Conference on Application-Specific Systems, Architectures, and Processors*, The Hague, The Netherlands, June 24-26, 2003, pp. 378-388.
- Jaeki Yoo, Edward Lee and Earl E. Swartzlander, Jr., "A Self-Testing Method for the Pipelined A/D Converter," *IEEE International Symposium on Circuits and Systems*, Bangkok, Thailand, May 25-28, 2003, pp. I-109-I-112.
- Ayman M. El-Khashab and Earl E. Swartzlander, Jr., "A Modular Pipelined Implementation of Large Fast Fourier Transforms," *Thirty-Sixth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 3-6, 2002, pp. 995-999

- Chang Yong Kang and Earl E. Swartzlander, Jr., "An Analysis of the CORDIC Algorithm for Direct Digital Frequency Synthesis," *IEEE International Conference on Application-Specific Systems, Architectures, and Processors*, San Jose, CA, July 17-19, 2002, pp. 111-119.
- Steven M. Currie, Paul R. Schumacher, Barry K. Gilbert, Earl E. Swartzlander, Jr. and Barbara A. Randall, "Implementation of a Single Chip, Pipelined, Complex, One-Dimensional Fast Fourier Transform in 0.25 μm Bulk CMOS," *IEEE International Conference on Application-Specific Systems, Architectures, and Processors*, San Jose, CA, July 17-19, 2002, pp. 335-343.
- Chang Yong Kang and Earl E. Swartzlander, Jr., "A Constant-Delay MSB-First Bit-Serial Adder," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, XII*, Vol. 4791, Seattle, WA, July 11, 2002, pp. 339-344.
- Youngmoon Choi and Earl E. Swartzlander, Jr., "Design of a Hybrid Prefix Adder for Non-Uniform Input Arrival Times," *SPIE Symposium on Advanced Signal Processing Algorithms*, *Architectures*, and *Implementations*, XII, Vol. 4791, Seattle, WA, July 11, 2002, pp. 456-465.
- Robert H. Bell, Jr., Chang Yong Kang, Lizy John and Earl E. Swartzlander, Jr., "CDMA as a Multiprocessor Interconnect Strategy," *Thirty-Fifth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 4-7, 2001, pp. 1246-1250.
- Robert Grisamore, Giri N. K. Rangan and Earl E. Swartzlander, Jr., "An Efficient FFT Processor for ADSL Applications," *Thirty-Fifth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 4-7, 2001, pp. 1251-1255.
- Thomas B. Preußer and Earl E. Swartzlander, Jr., "Evaluation of Complexity and Delay of Arithmetic Circuits as CMOS Realizations," *Thirty-Fifth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 4-7, 2001, pp. 165-170.
- Edwin de Angel and Earl E. Swartzlander, Jr., "Switching Activity in Parallel Multipliers," *Thirty-Fifth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 4-7, 2001, pp. 857-860.
- Tat Ngai, Chen He and Earl E. Swartzlander, Jr., "Enhanced Concurrent Error Correcting Arithmetic Unit Design Using Alternating Logic," *IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems*, San Francisco, CA, October 24-26-2001, pp. 78-83.
- Songjun Lee and Earl E. Swartzlander, Jr., "An Optimal Design Method for Fast Carry Skip Adders," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, XI*, Vol. 4474, San Diego, CA, August 1, 2001, pp. 168-174.
- K'Andrea C. Bickerstaff, Earl E. Swartzlander, Jr. and Michael J. Schulte, "Analysis of Column Compression Multipliers," *15th Symposium on Computer Arithmetic*, Vail, CO, June 11-13, 2001, pp. 33-39.
- Jae-Hyuck Kwak, Vincenzo Piuri and Earl E. Swartzlander, Jr., "Time-Shared TMR for Fault-Tolerant CORDIC Processors, *Proceedings IEEE International Conference on Acoustics*, *Speech and Signal Processing*, Salt Lake City, UT, May 7-11, 2001, Vol. II, pp. 1251-1244.
- Ohsang Kwon, Earl E. Swartzlander, Jr. and K. Nowka, "A Fast Hybrid Carry-Lookahead/Carry-Select Adder Design," *Eleventh Great Lakes Symposium on VLSI*, West Lafayette, IN, March 22-23, 2001, pp. 149-152

- Sungwook Yu and Earl E. Swartzlander, Jr., "A New Pipelined Implementation of the Fast Fourier Transform," *Thirty-Fourth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 29-31, 2000, pp. 423-427.
- John Kim and Earl E. Swartzlander, Jr., "Improving the Recursive Multiplier," *Thirty-Fourth Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 29-31, 2000, pp. 1320-1324.
- Jae-Hyuck Kwak, Vincenzo Piuri and Earl E. Swartzlander, Jr., "Fault-Tolerant High-Performance CORDIC Processors," *IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems*, Yamanashi, Japan, October 25-27-2000, pp. 164-172.
- Reid M. Hewlitt and Earl E. Swartzlander, Jr., "Canonical Signed Digit Representation for FIR Digital Filters" *IEEE Workshop on Signal Processing Systems Design and Implementation*, Lafayette, LA, October 11-13-2000, pp. 416-426.
- Min Cha and Earl E. Swartzlander, Jr., "Modified Carry Skip Adder for Reducing First Block Delay," 43rd Midwest Symposium on Circuits and Systems, East Lansing, MI, August 9-11, 2000, pp. 346-348.
- Waqas Akram and Earl E. Swartzlander, Jr., "A Hybrid Pipelined and Multiplexed FIR Filter Architecture," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, X*, Vol. 4116, San Diego, CA, August 3, 2000, pp. 311-321.
- Robert T. Grisamore and Earl E. Swartzlander, Jr., "A Fast Multiply-Accumulate Architecture," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations*, X, Vol. 4116, San Diego, CA, August 3, 2000, pp. 279-287.
- Ohsang Kwon, Kevin Nowka and Earl E. Swartzlander, Jr., "A 16-bit x 16-bit MAC Design Using Fast 5:2 Compressors," *International Conference on Application-Specific Systems, Architectures, and Processors*, Boston, MA, July 10-12, 2000, pp. 235-243.
- W. Lynn Gallagher and Earl E. Swartzlander, Jr., "Power Consumption in Fast Dividers Using Time Shared TMR," *IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems*, Albuquerque, NM, November 1-3, 1999, pp. 256-264.
- Vincenzo Piuri and Earl E. Swartzlander, Jr., "Time-Shared Modular Redundancy for Fault-Tolerant FFT Processors," *IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems*, Albuquerque, NM, November 1-3, 1999, pp. 265-273.
- Gwangwoo Choe and Earl E. Swartzlander, Jr., "Interconnection Effects in Fast Multipliers," *Thirty-Third Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 24-27, 1999, pp. 1224-1227.
- Jae hun Choi and Earl E. Swartzlander, Jr., "Sum-of-Products Computation Based on a Weight-Sorting Algorithm," *Thirty-Third Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 24-27, 1999, pp. 1368-1372.
- Earl E. Swartzlander, Jr., "Truncated Multiplication with Approximate Rounding," *Thirty-Third Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 24-27, 1999, pp. 1480-1483.
- Jae hun Choi, Jae-Hyuck Kwak and Earl E. Swartzlander, Jr., "High-Speed CORDIC Architecture Based on Redundant Sum Formation and Overlapped σ-Selection," International Conference on Computer Design, Austin, TX, October 11-13, 1999, pp. 68-72.

- Gwangwoo Choe and Earl E. Swartzlander, Jr., "Complexity of Merged Two's Complement Multiplier-Adders," *42nd Midwest Symposium on Circuits and Systems*, Las Cruces, NM, August 8-11, 1999, pp. 384-387.
- Jae-Hyuck Kwak and Earl E. Swartzlander, Jr., "A New Scheme for Prediction of Rotation Directions in CORDIC Processing," *42nd Midwest Symposium on Circuits and Systems*, Las Cruces, NM, August 8-11, 1999, pp. 870-873.
- Earl E. Swartzlander, Jr., "Fault Tolerant Arithmetic Via Time Shared TMR," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, IX*, Vol. 3807, Denver, CO, July 19-23, 1999, pp. 84-92.
- Gwangwoo Choe and Earl E. Swartzlander, Jr., "Bipolar Merged Arithmetic for Wavelet Architectures," *1999 IEEE International Symposium on Circuits and Systems*, Orlando, FL, May 30-June 2, 1999, pp. III-462-465.
- W. Lynn Gallagher and Earl E. Swartzlander, Jr., "Error-Correcting Goldschmidt Dividers Using Time Shared TMR," IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, Austin, TX, November 2-4, 1998, pp. 224-232.
- Jae-Hyuck Kwak and Earl E. Swartzlander, Jr., "An Implementation of Level-Index Arithmetic Based on the Low-Latency CORDIC System," *Thirty-Second Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, Pacific Grove, CA, pp. 208-212.
- Albert N. Danysh and Earl E. Swartzlander, Jr., "A Recursive Fast Multiplier," *32nd Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 1-4, 1998, pp. 197-201.
- Gwangwoo Choe and Earl E. Swartzlander, Jr., "Compactly Merged Arithmetic for Wavelet Transforms," *IEEE Workshop on Signal Processing Systems Design and Implementation*, Cambridge, MA, October 8-10, 1998, pp. 479-488.
- Moises E. Robinson and Earl E. Swartzlander, Jr., "A Reduction Scheme to Optimize the Wallace Multiplier," *International Conference on Computer Design*, Austin, TX, October 5-7, 1998, pp. 122-127.
- Earl E. Swartzlander, Jr., "Recent Results in Merged Arithmetic," *SPIE Symposium on Advanced Signal Processing Algorithms, Architectures, and Implementations, VIII*, Vol. 3461, San Diego, CA, July 22-24, 1998, pp. 576-583.
- L. Breveglieri, Vincenzo Piuri and Earl E. Swartzlander, Jr., "A Serial Discrete Wavelet Transform Processor," *Computational Engineering in Systems Applications*, Nabeul-Hammamet, Tunisia, April 1-4, 1998, pp. 306-311.
- Gwangwoo Choe and Earl E. Swartzlander, Jr., "Merged Arithmetic for Computing Wavelet Transforms," *Eighth Great Lakes Symposium on VLSI*, Lafayette, LA, February 19-21, 1998, pp. 196-201.
- Kurt Alan Feiste and Earl E. Swartzlander, Jr., "Merged Arithmetic Revisited," *IEEE Workshop on Signal Processing Systems Design and Implementation*, Leicester, UK, November 3-5, 1997, pp. 212-221.
- W. Lynn Gallagher, Hawkins H. Yao and Earl E. Swartzlander, Jr., "Fault Simulation With PLDs," *31st Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 2-5, 1997, pp. 411-415.

- Hercule Kwan, Edward J. Powers and Earl E. Swartzlander, Jr., "Analysis of Execution Time Distributions of a Nonlinear Digital Filter," 31st Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, November 2-5, 1997, pp. 116-120.
- Eric J. King and Earl E. Swartzlander, Jr., "Data-Dependent Truncation Scheme for Parallel Multipliers," *31st Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 2-5, 1997, pp. 1178-1182.
- W. Lynn Gallagher and Earl E. Swartzlander, Jr., "Fast Error-Correcting Newton-Raphson Dividers Using Time Shared TMR," *IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, Paris, France, October 20-22, 1997, pp. 243-251.
- Luca Breveglieri, Vincenzo Piuri, Marco Rona and Earl E. Swartzlander, Jr., "A Low-Latency Serial Architecture for the 1-D Discrete Wavelet Transform," *International Conference on Innovative Systems In Silicon*, Austin, TX, October 8-10, 1997, pp. 300-309.
- Edwin de Angel and Earl E. Swartzlander, Jr., "Survey of Low Power Techniques for ROMs," *International Symposium on Low Power Electronics and Design*, Monterey, CA, August 18-20, 1997, pp. 7-11.
- Hercule Kwan, Edward J. Powers and Earl E. Swartzlander, Jr., "Realization of a Nonlinear Digital Filter on a DSP Array Processor," *International Conference on Application Specific Systems*, *Architectures and Processors*, Zurich, Switzerland, July 14-16, 1997, pp. 24-33.
- Thomas K. Callaway and Earl E. Swartzlander, Jr., "Power-Delay Characteristics of CMOS Multipliers," *13th Symposium on Computer Arithmetic*, Asilomar, CA, July 6-9, 1997, pp. 26-32.
- Earl E. Swartzlander, Jr., "Calculators," *Conference on the History of Computing*, Williamsburg, VA, June 13-15, 1997.
- Hercule Kwan, S. Im, Edward J. Powers and Earl E. Swartzlander, Jr., "Parallel Implementation of a Fast Third-Order Volterra Digital Filter," *International Symposium on Circuits and Systems*, Hong Kong, June 9-12, 1997, pp. 2473-2476.
- Shaoyun Wang, Vincenzo Piuri and Earl E. Swartzlander, Jr., "Merged Scaling Multiplication CORDIC Algorithm," *International Symposium on Circuits and Systems*, Hong Kong, June 9-12, 1997, pp. 2581-2584.
- Thomas Ziaja and Earl E. Swartzlander, Jr., "Comprehensive Modeling of VLSI Test," *IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, Boston, MA, November 6-8, 1996, pp. 159-167.
- W. Lynn Gallagher and Earl E. Swartzlander, Jr., "Fault Tolerant Newton-Raphson Dividers Using Time Shared TMR," *IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems*, Boston, MA, November 6-8, 1996, pp. 240-248.
- Jeffrey Blackburn, Lisa Arndt and Earl E. Swartzlander, Jr., "Optimization of Spanning Tree Carry Lookahead Adders," 30th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, November 3-6, 1996, pp. 177-181.
- Hercule Kwan, Robert L. Nelson, Jr., Edward J. Powers and Earl E. Swartzlander, Jr., "Three-dimensional FFTs on a Digital-Signal Parallel Processor, with No Interprocessor Communication," *30th Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 3-6, 1996, pp. 440-444.

- Shaoyun Wang and Earl E. Swartzlander, Jr., "The Critically Damped CORDIC Algorithm for QR Decomposition," *30th Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 3-6, 1996, pp. 908-911.
- Kurt A. Feiste and Earl E. Swartzlander, Jr., "High-speed VLSI Implementation of IIR Lattice Filters," *30th Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 3-6, 1996, pp. 1057-1062.
- Mohammad S. Khan and Earl E. Swartzlander, Jr., "Rapid Prototyping of Heterogeneous Digital Signal Processors," *30th Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, November 3-6, 1996, pp. 1359-1363.
- Edwin de Angel and Earl E. Swartzlander, Jr., "Low Power Parallel Multipliers," *IEEE Workshop on VLSI Signal Processing*, October 30-November 1, 1996, San Francisco, CA, pp. 199-208.
- Thomas A. Ziaja and Earl E. Swartzlander, Jr., "Error Modeling in Board Test," in A. Ambler and M. Abadir, eds., 3<sup>rd</sup> International Conference on the Economics of Design, Test and Manufacturing, 1996, pp. 18-23.
- Thomas Ziaja and Earl E. Swartzlander, Jr., "Statistical Measurement of Test Effectiveness," *IEEE Workshop on the Economics of Design and Test*, Washington, DC, October 24-25, 1996.
- Edwin de Angel and Earl E. Swartzlander, Jr., "Survey of Low Power Techniques for VLSI Design," *International Conference on Innovative Systems In Silicon*, October 9-11, 1996, Austin, TX, pp. 159-169.
- Hyesook Lim, Changhoon Yim and Earl E. Swartzlander, Jr., "Finite Word-Length Effects of an Unified Systolic Array for 2-D DCT/IDCT," *International Conference on Application Specific Systems*, Architectures and Processors, Chicago, IL. August 19-21, 1996, pp. 35-44.
- Shaoyun Wang, Vincenzo Piuri and Earl E. Swartzlander, Jr., "A Unified View of CORDIC Processor Design," 1996 Midwest Symposium on Circuits and Systems, Ames, IA, August 18-21, 1996.
- Michael J. Schulte, K'Andrea C. Bickerstaff and Earl E. Swartzlander, Jr., "Hardware Units for Interval Multiplication," *Workshop on Computer Arithmetic, Interval and Symbolic Computation*, Recife, Brazil, August 7-8, 1996, pp. 85-87.
- Shaoyun Wang, Vincenzo Piuri and Earl E. Swartzlander, Jr., "Granularly-Pipelined CORDIC Processors for Sine and Cosine Generators," *International Conference on Acoustics, Speech and Signal Processing*, Atlanta, GA, May 7-10, 1996, pp. 3299-3302.
- Hyesook Lim and Earl E. Swartzlander, Jr., "Multidimensional Systolic Arrays for Multidimensional DFTs," *International Conference on Acoustics, Speech and Signal Processing*, Atlanta, GA, May 7-10, 1996, pp. 3277-3280.
- Earl E. Swartzlander, Jr., "Application Specific Processing: Past, Present and Future," Convegno Internazionale II Calcolatore Nascosto (International Convention on the Hidden Computer), Milan, Italy, December 5, 1995.

- Thomas Ziaja and Earl E. Swartzlander, Jr., "Characterization and Analysis of Errors in Circuit Test," *IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, Lafayette, LA, November 13-15, 1995, pp. 261-268.
- Yuang-Ming Hsu, Vincenzo Piuri and Earl E. Swartzlander, Jr., "Efficient Time Redundancy for Error Correcting Inner-Product Units and Convolvers," *IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, Lafayette, LA, November 13-15, 1995, pp. 198-206.
- Kurt Alan Feiste and Earl E. Swartzlander, Jr., "High-Speed VLSI Implementation of FIR Lattice Filters," 29th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 30-November 1, 1995, pp. 127-131.
- Hyesook Lim and Earl E. Swartzlander, Jr., "Efficient Systolic Arrays for FFT Algorithms," 29th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 30-November 1, 1995, pp. 141-145.
- Ricardo H. Nigaglioni and Earl E. Swartzlander, Jr., "Variable Spanning Tree Adder," 29th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 30-November 1, 1995, pp. 586-590.
- Edwin de Angel, Andalib Chowdhury and Earl E. Swartzlander, Jr., "The Star Multiplier," 29th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 30-November 1, 1995, pp. 604-607.
- Edwin de Angel and Earl E. Swartzlander, Jr., "An Ultra Low Power Multiplier," *International Conference on Signal Processing Applications & Technology*, Boston, MA, October 24-26, 1995, pp. 2118-2122.
- Hyesook Lim and Earl E. Swartzlander, Jr., "An Efficient Systolic Array for the Discrete Cosine Transform Based on Prime-Factor Decomposition," *International Conference on Computer Design*, Austin, TX, October 2-4, 1995, pp. 644-649.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Coprocessor for Accurate and Reliable Numerical Computations," *International Conference on Computer Design*, Austin, TX, October 2-4, 1995, pp. 686-691.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Processor for Accurate, Self-Validating Scientific Computing," *IMACS/GAMM International Symposium on Scientific Computing, Computer Arithmetic, and Validated Numerics*, Wuppertal, Germany, September 26-29, 1995, pp. 141-145.
- Yuang-Ming Hsu, Earl E. Swartzlander, Jr. and Vincenzo Piuri, "Recomputing by Operand Exchanging: A Time Redundancy Approach for Fault-Tolerant Neural Networks," *International Conference on Application Specific Array Processors*, Strasbourg, France, July 24-26, 1995, pp. 54-65.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Processor for Staggered Interval Arithmetic," *International Conference on Application Specific Array Processors*, Strasbourg, France, July 24-26, 1995, pp. 104-112.
- Hercule Kwan, Robert Leonard Nelson, Jr. and Earl E. Swartzlander, Jr., "Cascaded Implementation of an Iterative Inverse-Square-Root Algorithm, with Overflow Lookahead," *12th Symposium on Computer Arithmetic*, Bath, England, July 19-21, 1995, pp. 115-122.

- Michael J. Schulte and Earl E. Swartzlander, Jr., "Hardware Design and Arithmetic Algorithms for a Variable-Precision, Interval Arithmetic Coprocessor," *12th Symposium on Computer Arithmetic*, Bath, England, July 19-21, 1995, pp. 222-229.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Coprocessor for Accurate and Reliable Computing," *Abstracts of the International IMACS-GAMM Symposium on Numerical Methods and Error Bounds*, Oldenburg, Germany, July 9-12, 1995, p. 29.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Variable-Precision, Interval Arithmetic Processor," *Abstracts of the International Congress on Industrial and Applied Mathematics*, Hamburg, Germany, July 3-7, 1995, p. 433.
- Mohammad S. Khan and Earl E. Swartzlander, Jr., "Rapid Prototyping Fault-Tolerant Heterogeneous Digital Signal Processing Systems," *Sixth IEEE International Workshop on Rapid System Prototyping*, Chapel Hill, NC, June 7-9, 1995, pp. 187-193.
- Yuang-Ming Hsu, Vincenzo Piuri and Earl E. Swartzlander, Jr., "Time-Redundant Multiple Computation for Fault-Tolerant Digital Neural Networks," *IEEE International Symposium on Circuits and Systems*, Seattle, WA, April, 1995, pp. 977-980.
- Shaoyun Wang and Earl E. Swartzlander, Jr., "Merged CORDIC Algorithm," *IEEE International Symposium on Circuits and Systems*, Seattle, WA, April, 1995, pp. 1988-1991.
- Yuang-Ming Hsu, Vincenzo Piuri and Earl E. Swartzlander, Jr., "Fault-Tolerant Neural Architectures: the Use of Rotated Operands," *IEEE International Symposium on Circuits and Systems*, Seattle, WA, April 1995, pp. 2201-2204.
- Earl E. Swartzlander, Jr., "Evolution of Technologies for Systems on Silicon," *Microelectronics: An Engine for Innovation*, Milan, Italy, February 21-22, 1995, pp. 5-15.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "Designs and Applications for Variable-Precision Interval Arithmetic Coprocessors," *International Workshop on Applications of Interval Computations*, El Paso, TX, February 19-25, 1995.
- Yuang-Ming Hsu, Vincenzo Piuri and Earl E. Swartzlander, Jr., "Time Redundancy for Error Detecting Neural Networks," *IEEE International Conference on Wafer Scale Integration*, San Francisco, CA, January 18-20, 1995, pp. 111-121.
- Earl E. Swartzlander, Jr., "A Comparison of VLSI, MCM and WSI Technologies," *IEEE International Conference on Wafer Scale Integration*, San Francisco, CA, January 18-20, 1995, pp. 191-196.
- Yuang-Ming Hsu and Earl E. Swartzlander, Jr., "Sorting Networks with Built-In Error Collection," 1994 International Conference on Parallel and Distributed Systems, Hsinchu, Taiwan, December 19-21, 1994.
- Robert Ignatowski and Earl E. Swartzlander, Jr., "Creating New Algorithms and Modifying Old Algorithms to Use the Variable Precision Floating Point Simulator," 28th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 31-November 2, 1994, pp. 152-156.
- Yuang-Ming Hsu and Earl E. Swartzlander, Jr., "FFT Arrays with Built-In Error Correction," 28th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 31-November 2, 1994, pp. 172-176.

- James A. McIntosh and Earl E. Swartzlander, Jr., "High-Speed Cosine Generator," 28th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 31-November 2, 1994, pp. 273-277.
- W. Lynn Gallagher and Earl E. Swartzlander, Jr., "High Radix Booth Multipliers Using Reduced Area Adder Trees," 28th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 31-November 2, 1994, pp. 545-549.
- Robert W. Canik and Earl E. Swartzlander, Jr., "Implementing Array Multipliers in Xilinx FPGAs," 28th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 31-November 2, 1994, pp. 1378-1382.
- Craig M. Conway and Earl E. Swartzlander, Jr., "Product Select Multiplier," 28th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 31-November 2, 1994, pp. 1388-1392.
- Hercule Kwan and Robert Leonard Nelson, Jr. and Earl E. Swartzlander, Jr., "A New Design for a Lookahead Carry Generator," 28th Asilomar Conference on Signals, Systems and Computers, Pacific Grove, CA, October 31-November 2, 1994, pp. 1393-1397.
- Yuang-Ming Hsu and Earl E. Swartzlander, Jr., "Reliability Estimation for Time Redundant Error Correcting Adders and Multipliers," *IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, Montreal, Quebec, Canada, October 17-19, 1994, pp. 159-167.
- Edwin de Angel, Earl E. Swartzlander, Jr. and Jacob Abraham, "A New Asynchronous Multiplier Using Enable/Disable CMOS Differential Logic," *International Conference on Computer Design*, Cambridge, MA, October 10-12, 1994, pp. 302-305.
- Hyesook Lim and Earl E. Swartzlander, Jr., "A Systolic Array for 2-D DFT and 2-D DCT," *Proceedings of the International Conference on Application Specific Array Processors*, August 22-24, 1994, pp. 123-131.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "A Variable Precision Interval Arithmetic Processor," *Proceedings of the International Conference on Application Specific Array Processors*, August 22-24, 1994, pp. 248-258.
- Mohammad S. Khan and Earl E. Swartzlander, Jr., "An Asynchronous Communication Protocol for Heterogeneous Digital Signal Processing Systems," *Proceedings of the 37th Midwest Symposium on Circuits and Systems*, Lafayette, LA, August 2-5, 1994.
- Yuang-Ming Hsu and Earl E. Swartzlander, Jr., "Measuring Delay Time in Adders Using Circuit Simulation," *Proceedings of the 37th Midwest Symposium on Circuits and Systems*, Lafayette, LA, August 2-5, 1994.
- Shaoyun Wang and Earl E. Swartzlander, Jr., "Critically Damped CORDIC Algorithm," *Proceedings of the 37th Midwest Symposium on Circuits and Systems*, Lafayette, LA, August 2-5, 1994,
- Mohammad S. Khan and Earl E. Swartzlander, Jr., "A Standardized Interface Control Unit for Heterogeneous Digital Signal Processors," *Proceedings of the 1994 IEEE International Symposium on Circuits and Systems*, London, England, May 30-June 2, 1994.
- Thomas A. Ziaja and Earl E. Swartzlander, Jr., "The Relationship of Test Sensitivity to Board Test," *Proceedings of the 3rd International Workshop on the Economics of Design, Test and Manufacturing*, Austin, TX, May 16-17, 1994.

- Thomas K. Callaway and Earl E. Swartzlander, Jr., "WSI Design of a Radix 2 Butterfly Using Macrocell Pools," *Proceedings of the International Conference on Wafer Scale Integration*, San Francisco, CA, January 19-21, 1994, pp. 342-351.
- Darioush M. Samani, Joshua Ellinger, Edward J. Powers and Earl E. Swartzlander, Jr., "Implementation of Several RLS Nonlinear Adaptive Algorithms Using a Commercial Floating Point Digital Signal Processor," *Proceedings of the 27th Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 31-November 3, 1993, pp. 1574-1578.
- Bryan W. Stiles and Earl E. Swartzlander, Jr., "Pipelined Parallel Multiplier Implementation," *Proceedings of the 27th Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 31-November 3, 1993, pp. 364-368.
- Hawkins H. Yao and Earl E. Swartzlander, Jr., "Serial-Parallel Multipliers," *Proceedings of the 27th Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 31-November 3, 1993, pp. 359-363.
- Yuang-Ming Hsu and Earl E. Swartzlander, Jr., "VLSI Concurrent Error Correcting Adders and Multipliers," *Proceedings of the IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, Venice, Italy, October 27-29, 1993, pp. 287-294.
- K'Andrea C. Bickerstaff, Michael J. Schulte and Earl E. Swartzlander, Jr., "Reduced Area Multipliers," *Proceedings of the International Conference on Application Specific Array Processors*, Venice, Italy, October 25-27, 1993, pp. 478-489.
- Michael J. Schulte and Earl E. Swartzlander, Jr., "Truncated Multiplication with Correction Constant," IEEE Workshop on VLSI Signal Processing, Veldhoven, The Netherlands, October 20-22, 1993, pp. 388-396.
- Rathish Jayabharathi, Thomas Thomas and Earl E. Swartzlander, Jr., "A Comparative Evaluation of Adders Based on Performance and Testability," *Proceedings of the IEEE International Conference on Computer Design*, Cambridge, MA, October 4-6, 1993, pp. 314-317.
- Michael J. Schulte, J. Omar and Earl E. Swartzlander, Jr., "Optimal Initial Approximations for the Newton-Raphson Division Algorithm," *IMACS-GAMM International Symposium on Scientific Computing, Computer Arithmetic and Validated Numerics (SCAN-93)*, Vienna, Austria, September 26-29, 1993
- D. M. Samani, J. Ellinger, Edward J. Powers and Earl E. Swartzlander, Jr., "Simulation of Variable Precision IEEE Floating Point Using C++ and its Application in Digital Signal Processing," *Proceedings of the 36th Midwest Symposium on Circuits and Systems*, Detroit, MI, August 16-18, 1993, pp. 1509-1514.
- Derek E. Willaims and Earl E. Swartzlander, Jr., "Parametric Delay and Area Models for Adders," *Proceedings of the 36th Midwest Symposium on Circuits and Systems*, Detroit, MI, August 16-18, 1993, pp. 863-870.
- Michael Schulte and Earl E. Swartzlander, Jr., "Exact Rounding of Certain Elementary Functions," *Proceedings of the 11th Symposium on Computer Arithmetic*, Windsor, Canada, June 30-July 2, 1993, pp. 138-145.

- Thomas K. Callaway and Earl E. Swartzlander, Jr., "Estimating the Power Consumption of CMOS Adders," *Proceedings of the 11th Symposium on Computer Arithmetic*, Windsor, Canada, June 30-July 2, 1993, pp. 210-216.
- Mohammad S. Khan and Earl E. Swartzlander, Jr., "Design and Implementation of an Interface Control Unit for Rapid Prototyping," *Proceedings of the 4th International Workshop on Rapid System Prototyping*, June 28-30, 1993, pp. 141-148.
- Thomas Ziaja and Earl E. Swartzlander, Jr., "Boundary Scan in Board Manufacturing," *Proceedings of the 2nd International Workshop on the Economics of Design, Test and Manufacturing*, May 10-11, 1993.
- Ishaq H. Unwala and Earl E. Swartzlander, Jr., "Superpipelined Adder Designs," *Proceedings of the 1993 IEEE International Symposium on Circuits and Systems*, May 3-6, 1993, pp. 1841-1844.
- Michael Schulte and Earl E. Swartzlander, Jr., "On Hardware Implementation of Some Exactly Rounded Elementary Functions," Abstract in *International Conference on Numerical Analysis with Automatic Result Verification*, Lafayette, LA, February 25-March 1, 1993, p. 95.
- Thomas K. Callaway and Earl E. Swartzlander, Jr., "Optimizing Multipliers for WSI," *Proceedings of the International Conference on Wafer Scale Integration*, San Francisco, CA, January 20-22, 1993, pp. 85-94.
- Yuang-Ming Hsu and Earl E. Swartzlander, Jr., "Time Redundant Error Correcting Adders and Multipliers," *Proceedings of the IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, November 4-6, 1992, pp. 247-256.
- Jin Li and Earl E. Swartzlander, Jr., "Concurrent Error Detection in ALUs by Recomputing with Rotated Operands," *Proceedings of the IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems*, November 4-6, 1992, pp. 109-115.
- Thomas K. Callaway and Earl E. Swartzlander, Jr., "Optimizing Arithmetic Elements for Signal Processing," IEEE Workshop on VLSI Signal Processing, Napa, CA, October 28-30, 1992, pp. 91-100.
- Robert F. Jones, Jr. and Earl E. Swartzlander, Jr., "Parallel Counter Implementation," *Proceedings of the 26th Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 26-28, 1992, pp. 381-385.
- Ben C. Drerup and Earl E. Swartzlander, Jr., "Fast Multiplier Bit-Product Matrix Reduction Using Bit-Ordering and Parity Generation," *Proceedings of the 26th Asilomar Conference on Signals, Systems and Computers*, Pacific Grove, CA, October 26-28, 1992, pp. 356-360.
- Vijay K. Jain, Gilbert E. Perez and Earl E. Swartzlander, Jr., "Arithmetic Error Analysis of a New Reciprocal Cell," *Proceedings of the IEEE International Conference on Computer Design*, October 11-14, 1992, pp. 106-109.
- Philip E. Madrid, Brian Millar and Earl E. Swartzlander, Jr., "Modified Booth Algorithm for High Radix Multiplication," *Proceedings of the IEEE International Conference on Computer Design*, October 11-14, 1992, pp. 118-121.

- Brian Millar, Philip E. Madrid and Earl E. Swartzlander, Jr., "A Fast Hybrid Multiplier Combining Booth and Wallace/Dadda Algorithms," *Proceedings of the 35th Midwest Symposium on Circuits and Systems*, Washington, DC, August 9-12, 1992, pp. 158-165.
- Earl E. Swartzlander, Jr., "Advanced Technology for Improved Signal Processor Efficiency," *Proceedings of the International Conference on Application Specific Array Processors*, August 4-7, 1992, pp. 257-268.
- Earl E. Swartzlander, Jr. and Robert F. Jones, Jr., "Digital Neural Network Implementation," *Proceedings of the International Phoenix Conference on Computers and Communications*, Phoenix, AZ, April 1-3, 1992, pp. 722-728.
- Thomas K. Callaway and Earl E. Swartzlander, Jr., "Implementation of Parallel Processors with Wafer Scale Integration," *Proceedings of the International Parallel Processing Symposium*, Beverly Hills, CA, March 23-26, 1992, pp. 268-274.
- Thomas K. Callaway and Earl E. Swartzlander, Jr., "Optimizing Adders for WSI," *Proceedings of the International Conference on Wafer Scale Integration*, San Francisco, CA, January 22-24, 1992, pp. 251-260.
- Earl E. Swartzlander, Jr. and John Krause, "Counter Based VLSI Digital Neurons," 2nd International Conference on Microelectronics for Neural Networks, Munich, Germany, October 16-18, 1991, pp. 381-389.
- Thomas W. Lynch and Earl E. Swartzlander, Jr., "A Formalization for Computer Arithmetic," *Proceedings of the Third International IMACS-GAMM Symposium on Computer Arithmetic and Scientific Computation (SCAN-91)*, Oldenburg, Germany, October 1-4, 1991, in L. Atanassova and J. Herzberger, eds., *Computer Arithmetic and Enclosure Methods*, North-Holland, 1992, pp. 137-145.
- Earl E. Swartzlander, Jr., "Wafer Scale Integration for Improved Signal Processor Efficiency," *Proceedings of the International Conference on Digital Signal Processing*, Florence, Italy, September 4-6, 1991, pp. 191-196.
- Earl E. Swartzlander, Jr., "The Case for Application Specific Computing," *Proceedings of the International Conference on Application Specific Array Processors*, Barcelona, Spain, September 2-4, 1991, pp. 2-9.
- D. Zhang, G. A. Jullien, W. C. Miller and Earl E. Swartzlander, Jr., "Arithmetic for Digital Neural Networks," *Proceedings of the 10th Symposium on Computer Arithmetic*, June 26-28, 1991, pp. 58-63.
- Mayur Mehta, V. Parmar and Earl E. Swartzlander, Jr., "High Speed Multiplier Design Using Multi-Input Counter and Compressor Circuits," *Proceedings of the 10th Symposium on Computer Arithmetic*, June 26-28, 1991, pp. 43-50.
- Tom Lynch and Earl E. Swartzlander, Jr., "The Redundant Cell Adder," *Proceedings of the 10th Symposium on Computer Arithmetic*, June 26-28, 1991, pp. 165-170.
- Vijay K. Jain, Hiroomi Hikawa and Earl E. Swartzlander, Jr., "Defect Tolerance and Yield for a Wafer Scale FFT Processor System," *Proceedings of the International Conference on Wafer Scale Integration*, San Francisco, CA, January, 1991, pp. 54-60.

- Earl E. Swartzlander, Jr., "A WSI Macrocell Fault Circumvention Strategy," *Proceedings of the International Conference on Wafer Scale Integration*, San Francisco, CA, January, 1991, pp. 90-96.
- Earl E. Swartzlander, Jr., "Wafer Scale Integration for the Implementation of Artificial Neural Networks," IFIP WG 10.5 Workshop on Silicon Architecture for Neural Nets, St. Paul de Vence, France, November 28-30, 1990.
- Earl E. Swartzlander, Jr., Vijay K. Jain and Hiroomi Hikawa, "A Radix-8 Wafer Scale FFT Processor," IEEE Workshop on VLSI Signal Processing, San Diego, CA, November 7-9, 1990, pp. 221-229.
- Earl E. Swartzlander, Jr., "Wafer Scale Integration for Signal Processing," *Proceedings of the Digital Signal Processing: Application Opportunities Conference*, (London: ERA Technology Report 90-0471), 1990, pp. 4.3.1-4.3.7.
- J. T. Arcos, W. T. Kamiyama, E. E. Swartzlander, Jr., and Wendell Young, "WSI Implemented with Button Board Interconnection," *Proceedings of the International Conference on Wafer Scale Integration*, San Francisco, CA, January, 1990, pp. 317-321.
- Earl E. Swartzlander, Jr., "Wafer Scale Integration for Signal Processing," *Proceedings of the IFIP Workshop on Wafer Scale Integration*, 1989, in M. Sami and F. Distante, eds., *Wafer Scale Integration*, *III*, Amsterdam, North-Holland, 1990, pp. 269-278.
- Earl E. Swartzlander, Jr., "Systolic Arrays for Wafer Scale Integration," *Proceedings of the International Conference on Systolic Arrays*, 1989, pp. 179-184.
- Miroslav Malek and Earl E. Swartzlander, Jr., "Overlapped Subarray Testing for Wafer Scale Integration," *Proceedings of the International Conference on Wafer Scale Integration*, San Francisco, CA, January, 1989, pp. 335-343.
- Earl E. Swartzlander, Jr., "Wafer Scale Integration," *GOMAC Proceedings*, Vol. 14, 1988, pp. 143-144.
- Earl E. Swartzlander, Jr. and Edward S. Yang, "AOSP Macro Function Signal Processor VHSIC Insertion," *Proceedings Generic Signal Processing Workshop*, Rome Air Development Center Technical Report, RADC-TR-87-268, Griffiss AFB, NY: January, 1988, pp. 99-103.
- Robert M. Glidden, Harry T. Hayes and Earl E. Swartzlander, Jr., "A VLSI Histogrammer for Statistical Signal Processing," *GOMAC Proceedings*, Vol. 13, 1987, pp. 317-320.
- Earl E. Swartzlander, Jr. and Raif M. Yanney, "Fault Tolerance: Past, Present, and Future," *GOMAC Proceedings*, Vol. 13, 1987, pp. 323-326.
- Earl E. Swartzlander, Jr., John T. Arcos, James G. Harrison, Dennis L. Gould and Robert M. Glidden, "A Wafer Scale FFT Processor," *GOMAC Proceedings*, Vol. 13, 1987, pp. 45-48.
- Earl E. Swartzlander, Jr., "VHSIC Computers," Proceedings VHSIC Tech-Fair, July 1987.
- Earl E. Swartzlander, Jr., "Systolic FFT Processors," *Proceedings International Workshop on Systolic Arrays*, Oxford, England, July 1986.
- Earl E. Swartzlander, Jr., "High Speed Spectrum Analyzer Implementation," *Proceedings 1985 IEEE International Conference on Systems, Man, and Cybernetics*, Tucson, AZ, 1985, pp. 687-691.

- Earl E. Swartzlander, Jr., "A VLSI Based Ultra Fast FFT," *Proceedings 19th Asilomar Conference on Circuits, Systems and Computers*, Pacific Grove, CA, November 1985, pp. 693-697.
- Earl E. Swartzlander, Jr. and John Eldon, "Arithmetic for High Speed FFT Implementation," *Proceedings Seventh Symposium on Computer Arithmetic*, Urbana, IL, June 1985, pp. 223-230.
- John Eldon, Zoltan Stroll and Earl E. Swartzlander, Jr., "Image Processing Address Generator Chip," *Proceedings IEEE International Conference on Acoustics, Speech and Signal Processing*, March 1985, pp. 993-996.
- Earl E. Swartzlander, Jr., John A. Eldon and D. D. Hsu, "VLSI Testing: A Decade of Experience," *COMPCON Proceedings*, Spring 1985, pp. 392-395.
- Zoltan Z. Stroll, Earl E. Swartzlander, Jr. and John Eldon, "VLSI for Image Rotation," IEEE Workshop on VLSI Signal Processing, Los Angeles, CA, November 27-29, 1984, 1984, pp. 16-26.
- Earl E. Swartzlander, Jr. and George Hallnor, "High Speed FFT Processor Implementation," IEEE Workshop on VLSI Signal Processing, Los Angeles, CA, November 27-29, 1984, pp. 27-34.
- Earl E. Swartzlander, Jr. and Zoltan Z. Stroll, "High Speed FFT Processor Implementation," *Proceedings MILCOM* '84, October 1984, pp. 167-170.
- Zoltan Z. Stroll, Earl E. Swartzlander, Jr., John Eldon and Jon L. Ashburn "Image Rotation Controller Chip," *Proceedings International Conference on Computer Design*, October 1984, pp. 274-279.
- Earl E. Swartzlander, Jr. and George Hallnor, "Fast Transform Processor Implementation," *Proceedings IEEE International Conference on Acoustics, Speech and Signal Processing*, April 1984, pp. 25A.5.1-25A.5.4.
- Earl E. Swartzlander, Jr., Wendell K. W. Young and Saul J. Joseph, "A VLSI Delay Commutator for FFT Implementation," *Proceedings of the International Solid-State Circuits Conference*, February 1984, pp. 266, 267, and 351.
- Earl E. Swartzlander, Jr., Louis S. Lome and George Hallnor, "Digital Signal Processing with VLSI Technology," *Proceedings IEEE International Conference on Acoustics, Speech and Signal Processing*, April 1983, pp. 951-954.
- Earl E. Swartzlander, Jr., Alan I. Levin and Roger A. Vossler, "A Rapid Prototyping Testbed for Distributed Signal Processing," *Proceedings of the 16th Hawaii International Conference on System Sciences*, Honolulu, HI, January 1983, pp. 349-355.
- Earl E. Swartzlander, Jr. and George H. Hallnor, "Frequency Domain Digital Filtering with VLSI," *Proceedings of the ONR-USC Workshop on VLSI and Modern Signal Processing*, November 1982, pp. 25-30.
- Earl E. Swartzlander, Jr., "Computer Networking in the Context of Very Large Scale Integration (VLSI)," *Proceedings of the SPIE Real Time Signal Processing Conference*, Vol. 341, May 1982, pp. 278-285.

- Earl E. Swartzlander, Jr., "VLSI Networks for Image Processing," *Proceedings of the Computer Architecture for Pattern Analysis and Image Database Management Workshop*, 1981, pp. 161-167.
- Earl E. Swartzlander, Jr., "Networks for Embedded Computing," *Proceedings of the Third AIAA Computers in Aerospace Conference*, 1981, pp. 215-221.
- Earl E. Swartzlander, Jr., "Distributed Signal Processing Systems," *Proceedings of the 14th Hawaii International Conference on Systems Sciences*, Honolulu, HI, January 1981, pp. 299-308.
- Earl E. Swartzlander, Jr., "Distributed Computer Architecture for Signal Processing," *Proceedings of the International Computer Symposium*, Taipei, Taiwan, December 1980, pp. 698-705.
- B. K. Gilbert, T. M. Kinter and E. E. Swartzlander, Jr., "A Digital Signal Processor for Ultra-High-Speed Computer-Assisted Tomography Reconstruction," *GOMAC Proceedings*, Vol. 8, 1980, pp. 32-35.
- Earl E. Swartzlander, Jr., "VLSI Architecture," *Proceedings of the IEEE International Conference on Circuits and Computers*, October 1980, pp. 486-489.
- Earl E. Swartzlander, Jr., "Signal Processor Design for Digital Beam Forming," *Proceedings of EASCON-80*, September 1980, pp. 234-238.
- Earl E. Swartzlander, Jr. and Joe M. McKay, "Digital Beam Forming Processor," *Proceedings of the SPIE Real-Time Signal Processing Conference*, Vol. 241, San Diego, CA, 1980, pp. 232-237.
- Earl E. Swartzlander, Jr., "Signal Processing Architectures with VLSI," *Proceedings of the IEEE International Conference on Acoustics, Speech, and Signal Processing*, Denver, CO, April 1980, pp. 368-371.
- Earl E. Swartzlander, Jr., "Software and Firmware for Distributed Signal Processing," *Proceedings of the Micro Processors in Military and Industrial Systems Workshop*, January 1980, pp. 47-54.
- Earl E. Swartzlander, Jr., "VLSI Technology for Signal Processing," *Proceedings of the Government Microcircuit Applications Conference*, Vol. 7, Monterey, CA, 1978, pp. 76-79.
- Earl E. Swartzlander, Jr., "Merged Arithmetic for Signal Processing," *Proceedings of the 4th Symposium on Computer Arithmetic*, Santa Monica, CA, 1978, pp. 239-244.
- Earl E. Swartzlander, Jr., "Microprogrammed Control for Signal Processing," *Proceedings of the 10th Workshop on Microprogramming*, Niagara Falls, NY, 1977, pp. 80-84.
- E. E. Swartzlander, Jr. and B. K. Gilbert, "High-Speed Computerized Tomography," *Proceedings of the SPIE International Optical Computing Conference*, Vol. 119, 1977, pp. 299-306.
- J. L. Buie and E. E. Swartzlander, Jr., "High Density Bipolar Logic Technology," *COMPCON Proceedings*, San Francisco, CA, Spring 1977, pp. 338-341.
- B. K. Gilbert, R. D. Beistad, E. E. Swartzlander, Jr., L. M. Kruger, A. Chu, D. R. Breuer and E. L. Ritman, "Development of Very High-Speed Multi-Axial Tomographic Algorithms

- Employing Digital High Capacity Fixed Point Arithmetic Hardware," *Proceedings of the San Diego Biomedical Symposium*, New York: Academic Press, 1977, pp. 159-168.
- R. P. Cheung, K. Wayne Current and Earl E. Swartzlander, Jr., "A Very High Speed Digital Correlation Technique," *Proceedings of the National Telecommunications Conference*, 1976, pp. 52.4-1-52.4-5.
- Earl E. Swartzlander, Jr., "Applications of the Inner Product Computer," *Proceedings of the ACM Annual Conference*, Atlanta, GA, 1973, pp. 97-100.
- Earl E. Swartzlander, Jr., "Models for Thermistor Characteristics," *Proceedings of Cal-Poly Measurement Science Conference*, San Luis Obispo, CA, December 1972.
- Earl E. Swartzlander, Jr., "Comparison of Temperature Sensors for Space Instrumentation," in H. H. Plumb, ed., *Temperature Its Measurement and Control in Science and Industry*, Vol. 4, pt. 3, Pittsburgh: Instrument Society of America, 1971, pp. 2337-2345.
- Earl E. Swartzlander, Jr., "Comparison of Temperature Sensors for Space," *Proceedings of Cal-Poly Measurement Science Conference*, San Luis Obispo, CA, November 1970, pp. 122-131.
- Earl E. Swartzlander, Jr., "Comparison of Temperature Sensors for Apollo Experiment Instrumentation," *ISA Advances in Instrumentation*, Vol. 24, Houston, TX, October 27-30, 1969, Paper 665.
- Earl E. Swartzlander, Jr., "Absolute and Differential Temperature Monitors for Apollo Space Experiments," International Geoscience Electronics Symposium, Washington, DC, April 1969.

#### Seminars (36):

- "Fused Floating-Point Arithmetic for DSP Applications," IEEE San Fernando Valley Section, California State University at Northridge, March 17, 2010.
- "The Seven Wonders of Computer Arithmetic," (Distinguished Lecture), Iowa State University, October 15, 2009.
- "Digital Multiplier Performance," IEEE Solid-State Circuits Society, Austin Section, September 9, 2008
- "Fast Multiplier Design," Queen's University of Belfast, Institute of Electronics, Communications and Information Technology, Distinguished Scholar Lecture, June 21, 2007.
- "Adder Design in Quantum-dot Cellular Automata," Queen's University of Belfast, Institute of Electronics, Communications and Information Technology, Distinguished Scholar Lecture, June 19, 2007.
- "The Case for Application Specific Computers," Southern Methodist University, Department of Computer Science and Engineering, Distinguished Lecture, November 15, 2001.
- "The Seven Wonders of Computer Arithmetic," (Birck Distinguished Seminar) Purdue University, December 15, 1998.
- "Computer Arithmetic," (Guest Lecture) Southern Methodist University, March 21, 1996.
- "Wafer Scale Integration," University of Texas at Dallas, March 21, 1996.

- "Advanced Technologies for Systems on Silicon," University of California at Santa Barbara, April 21, 1995
- "Industry-Academic Collaboration in Computer Engineering," Symposium on the 40th anniversary of the creation of the first center for scientific calculating in Italy, Politecnico di Milano, Milan, Italy, February 20, 1995.
- "Wafer Scale Integration," University of California, Davis, November 4, 1994, New York Academy of Science, May 17, 1994, Fallcon, Cedar Rapids, IA, November 4, 1993, University of Massachusetts, Amhurst, October 4, 1993, University of Louisville, April 22, 1993, and Hitachi Central Research Laboratory, Tokyo, Japan, March 29, 1993
- "Efficient Arithmetic for Signal Processing," Austin Section of the IEEE Computer Society, November 16, 1992 and Texas A&M University Distinguished Lecture, October 6, 1992
- "The Use of VLSI for Application Specific Computing," University of Southwestern Louisiana, April 9, 1992
- "Wafer Scale Integration," North Carolina State University, March 16, 1992
- "Wafer Scale Integration for Digital Signal Processing," Politecnico di Milano, Milan, Italy, July 10, 1991
- "Wafer Scale Integration," Queens University of Belfast, Northern Ireland, July 2, 1991
- "Wafer Scale Integration for Digital Signal Processing," University of Southwestern Louisiana Distinguished Lecture, March 22, 1991
- "Wafer Scale Integration," University of California at San Diego, Spring, 1990, University of Arizona, Spring, 1990, Duke University, Spring, 1990, University of Texas at Austin, Spring, 1990, and University of Southern California, September, 1987
- "High Speed FFT Processor Implementation," McMaster University, Toronto, Ontario, Canada, June 7, 1985
- "VLSI: The Technology of Supercomputers," George Mason University, October 12, 1983
- "VLSI Signal Processor Implementation," Aerospace Corp., September 16, 1983
- "VLSI Architecture," University of Minnesota, March 10, 1981, University of Illinois, April 16, 1980, and University of Southern California, November 28, 1979
- "Microprocessors," TRW Colloquium, March 28, 1978

# **Short Course and Tutorial Presentations (49):**

- "Advanced Computing and Sensors," Senior Service Lecture, University of Texas at Austin Continuing Engineering Studies, February 24, 2004, October, 2002, October 17, 2001, October 3, 2000, October 14, 1999, October 15, 1998, November 18, 1997, and October 17, 1996
- "Fundamentals of Computer Design, Performance and Cost," Engineering and Technology Institute, University of Texas at Austin Continuing Engineering Studies, September 12, 1996
- "Computer Performance and Cost," and "ALU Design," IBM Austin Technical Refresher Course, University of Texas at Austin Continuing Engineering Studies, January 19, 1996
- "Advanced Computing and Sensors," Senior Service Lecture, University of Texas at Austin Continuing Engineering Studies, October 17, 1995

- "Computer Performance and Cost," and "ALU Design," IBM Austin Technical Refresher Course, University of Texas at Austin Continuing Engineering Studies, October 13, 1995
- "Fundamentals of Computer Design, Performance and Cost," Engineering and Technology Institute, University of Texas at Austin Continuing Engineering Studies, May 11, 1995
- "Sensor Signal Processing," Senior Service Lectures, University of Texas at Austin Continuing Engineering Studies, November 29, 1994 and December 1, 1994
- "Logic Design and Arithmetic Circuits," Engineering and Technology Institute, University of Texas at Austin Continuing Engineering Studies, August 11-12, 1994
- "Advanced Signal Processing and Computing," Senior Service Lectures, University of Texas at Austin Continuing Engineering Studies, March 9 & 23, 1994
- "Logic Design and Arithmetic Circuits," Engineering and Technology Institute, University of Texas at Austin Continuing Engineering Studies, September 9-10, 1993
- "Advanced Signal Processing and Computing," Senior Service Lectures, University of Texas at Austin Continuing Engineering Studies, September 8 & 10, 1992
- "Systolic Systems and Technology," Arc Educators, Killarney, Ireland, May 29-30, 1989 and San Diego, CA, May 23-24, 1988
- "Semi-Custom Design of VLSI Circuits," IEEE Computer Society, Boston, MA, September, 1986 and IEEE Computer Society, Washington, DC, November 19, 1985
- "The VLSI Design Challenge," Arc Educators, Los Angeles CA, August 14-17, 1984
- "Advanced VLSI Design for Signal Processing Applications," DPMA Educational Foundation, Los Angeles CA, June 19, 1984
- "Fundamentals of Digital Processing," and "Introduction to Digital Technologies," CIA-ORD Visiting Scholars Course, Washington, DC, March 6-7, 1984
- "Signal Processing Architecture and Device Technology," Technology Transfer Society, Los Angeles CA, November 10, 1983, San Francisco, CA November 14, 1983
- "VLSI Architecture and Applications," Technology Transfer Society, Newport Beach, CA, January 24-25, 1983, San Francisco, CA January 27-28, 1983, Phoenix, AZ, February 10-11, 1983, Paris, France, April 7-8, 1983, Copenhagen, Denmark, April 11-12, 1983, and London, UK, April 14-15, 1983
- "Design of Embedded Computer Systems," Aerospace and Defense Conference, Los Angeles, CA, March 29, 1982 and Washington, DC May 24, 1982
- "System Architecture," DPMA Short Course, London, UK, October 19-20, 1981
- "Advanced Microprocessors: the Intel iAPX-432," University of Michigan, July 31, 1981
- "VLSI Architectures," Palisades Institute, San Francisco, CA January 14, 1981
- "VLSI Architecture," International Computer Symposium, Taipei, Taiwan, December 1980
- "VLSI Architectures," Palisades Institute, Boston, MA, October 22, 1980
- "Zilog Z-8000 Microprocessor," University of Michigan, August 1, 1980
- "VLSI Architecture," American University, Washington, DC, June 3, 1980

- "Bipolar VLSI for Signal Processing," University of Maryland, April 7, 1980 and UCLA, May 22, 1980 and September 18, 1980
- "Design of Custom Microelectronic Devices," MINI/MICRO-79, Anaheim, CA, September 26, 1979 and Los Angeles, CA, November 28, 1979
- "Zilog Z-8000 Microprocessor," University of Michigan, August 3, 1979
- "VLSI Architecture," American University, Washington, DC, June 4, 1979

# **Short Courses Organized and Coordinated:**

- TI Temple, TX Technical Refresher Course, October, 1996-February, 1997, (13 days, 13 lecturers)
- Engineering and Technology Institute, University of Texas at Austin Continuing Engineering Studies, September 12-14, 1996, (2.5 days, 4 lecturers)
- IBM Austin Technical Refresher Course, University of Texas at Austin Continuing Engineering Studies, January-April, 1996, (10 days, 11 lecturers)
- IBM Austin Technical Refresher Course, University of Texas at Austin Continuing Engineering Studies, October, 1995-February, 1996, (10 days, 11 lecturers)
- Engineering and Technology Institute, University of Texas at Austin Continuing Engineering Studies, May-August, 1995, (10 days, 10 lecturers)
- Introduction to Systolic and Array Processing, Arc Educators, Killarney, Ireland, May 29-30, 1989, (2 days, 4 lecturers)
- Introduction to Systolic and Array Processing, Arc Educators, San Diego, CA, May 23-24, 1988, (2 days, 4 lecturers)
- VLSI Design Technology, Arc Educators, Los Angeles CA, August 14-17, 1984, (4 days, 8 lecturers)

# Ph.D. Students Supervised (46):

- Waqas Akram, "Tunable Mismatch Shaping For Bandpass Delta-Sigma Data Converters," May 2011
- Jason Todd Arbaugh, "Table Look-Up CORDIC: Effective Rotations Through Angle Partitioning," December 2004
- Edwin de Angel, "Low Power Digital Multiplication," December 1996
- Robert John Ascott, "JAVAFLOW: A Java Dataflow Machine," December 2014
- K'Andrea C. Bickerstaff, "Optimization of Column Compression Multipliers," August 2007
- Tom Callaway, "Area, Delay, and Power Modeling of CMOS Adders and Multipliers," December 1996
- Heumpil Cho, "Adder and Multiplier Design and Analysis in Quantum-dot Cellular Automata," December 2006
- Gwangwoo Choe, "Merged Arithmetic for Wavelet Transforms," December 2000
- Youngmoon Choi, "Parallel Prefix Adder Design," December 2004

- Jae hun Choi, "High Speed and Low Area Techniques for Computer Arithmetic Operations," December 2000
- Ayman El-Khashab, "Modular Pipeline Fast Fourier Transform Algorithm," May 2003
- Kurt Alan Feiste, "Merged Arithmetic for Digital Signal Processing," December 1999
- Jay Fletcher, "Control and Implementation of Integrated Voltage Regulators," December 2013
- William Lynn Gallagher, "Fault Tolerant Multipliers and Dividers Using Time Shared Triple Modular Redundancy," December 1999
- Luaren Elise Guckert, "Memristor-Based Arithmetic Units," December 2016
- Yuang-Ming Hsu, "Concurrent Error Correcting Arithmetic Processors," August 1995
- Jae Hoon Jeong (co-supervised with Tony Ambler), "Efficient Verification/Testing of System-on-Chip through Fault Grading and Analog Behavioral Modeling," December 2013
- Kihwan Jun, "Improved Algorithms for Non-restoring Division and Square Root," December 2012
- Chang Yong Kang, "CORDIC-Based High-Speed Direct Digital Frequency Synthesis," May 2003
- Mohammad S. Khan, "Design of an Interface Control Unit for Rapid Prototyping," August 1995
- Seong-Wan Kim, "Design of Parallel Multipliers and Dividers in Quantum-Dot Cellular Automata," May 2011.
- Inwook Kong, "Improved Algorithms and Hardware Designs for Division by Convergence," December 2009
- Jae-Hyuck Kwak, "High Speed CORDIC Processor Designs: Algorithms, Architectures, and Applications," May 2000
- Wai Ming Hercule Kwan (co-supervised with Ed Powers), "Parallel Implementation of a Fast Third-Order Volterra Digital Filter," August 1998
- Ohsang Kwon, "On High-Performance Multiplier Design Using Dynamic CMOS Circuits," December 2000
- Hyesook Lim, "Multi-Dimensional Systolic Arrays and Their Implementations for Discrete Fourier Transform and Discrete Cosine Transform," December 1996
- Jae Hong Min, "Fused Floating-Point Arithmetic for Application Specific Processors," December 2013
- Bassam Jamil Mohd, "Switch-Based Fast Fourier Transform Processor" December 2008
- Hyuk Park, "Truncated Multiplications and Divisions for the Negative Two's Complement Number System," December 2007
- Tung Nang Pham, "Design of Radix-4 Dividers Using High Redundancy in 65 Nanometer CMOS Technology," December 2005
- Eric C. Quinnell, "Floating-Point Fused Multiply-Add Architectures," May 2007

Giri N. K. Rangan, "A Fractional-N Frequency Synthesizer for an Adaptive Network Backplane Serial Communication System," December 2005

Nagaraja Revanna, "Memristor Based Arithmetic Circuit Design," December 2016

Moises Emanuel Robinson, "Low-Noise and High-Frequency Clock Generation Core for VLSI CMOS Integration," December 2005

Terence Keith Rodrigues, "Adaptive CORDIC: Using Parallel Angle Recoding to Accelerate CORDIC Rotations," December 2007

Hani Hasan Mustafa Saleh, "Fused Floating-Point Arithmetic For DSP," May 2009

Moboluwaji O. Sanu, "Parallel Multipliers for Modular Arithmetic," December 2005

Michael J. Schulte, "A Variable Precision Interval Arithmetic Processor," May 1996

Jongwook Sohn, "Improved Architectures for Fused Floating-Point Arithmetic Units," May 2013

Michael B. Sullivan (co-supervised with Mattan Erez), "Low-Cost Duplication for Seperable Error Detection in Computer Arithmetic," May 2015

Shaohua Wan (co-supervised with Jake Aggarwal), "Learning to Recognize Egocentric Activities Using RGB-D Data," August 2015

Shaoyun Wang, "A CORDIC Arithmetic Processor," May 1998

Ronald S. Waters, "Total Delay Optimization for Column Reduction Multipliers Considering Non-Uniform Arrival Times to the Final Adder," May 2014

Jae Ki Yoo, "A Background Calibration Technique and Self Testing Method for the Pipeline Analog to Digital Converter," December 2004

Sungwook Yu, "VLSI Implementation of Multidimensional Discrete Fourier Transform and Discrete Cosine Transform," May 2000

Thomas A. Ziaja, "Characterization and Analysis of Type 1 Error in Circuit Test," May 1996

# **Masters Students Supervised (40):**

Waqas Akram, "Direct Digital Frequency Synthesis Using Piece-wise Polynomial Approximation," May 2003

Ambica Ashok, "Comparison Study of Magnitude Comparators," December 2008

Ryan David Bullard, "Parallel-Prefix Addition," August 2004

Thomas K. Callaway, "High-Speed SRT Division," August 1992

Wesley Donald Chu, "Wallace and Dadda Multipliers Implemented Using Carry Lookahead Adders," December 2013

Sumant Dalmiya, "A Comparative Study of Adders," December 2015

Albert Neil Danysh, "Interference-Based Hardware Architectures to Compute Real-Time Holograms," May 1999

Poulami Das, "A Comparative Study of Adders," May 2016

- Marlin W. Frederick, Jr., "CORDIC Algorithms Using Internal Signed-Digit Representations," December 1993
- Nakshatra Gajbhiye, "Design of Final Adder Stage of Dadda Multiplier," May 2008
- Ratika Goyal, "A 53 by 53 bit Significand Multiplier Implementation for a Double-precision Floating-point Multiplier," August 2008
- Robert T. Grisamore, "Sign Extension for Parallel Adders and Multipliers Using Negative Save," December 2003
- Scott T. Haban, "A VLSI Module to Compute the Inverse Discrete Cosine Transform for MPEG-2 Video Decompression," December 1994
- Dylan A. Hester, "Noise Management of Isochronous Digital Activity in an Audio Digital to Analog Converter," May 1999
- Reid Hewlitt, "High-Speed Source-Synchronous LVDS Pin Electronics and New Architectures for Automatic Test Equipment," December, 2001
- Robert F. Jones, Jr., "Formal Verification Techniques and Industry Application," December 1993
- Kihwan Jun, "Modified Non-restoring Division Algorithm with Improved Delay Profile," May 2011
- Panjin Kim, "High Speed Multipliers Implemented with Carry Lookahead Adders," May, 2010
- Eric J. King, "A Reduced Complexity Truncated Multiplier," August 1998
- Kafai Leung, "Digital Filters for a 120 dB Delta-Sigma Analog-to-Digital Converter System," May 1997 Tom Lynch, "Binary Adders," May 1996
- James McIntosh, "High-Speed Cosine Generator," May 1996
- Jae Hong Min, "Low-Power Fused FFT Butterfly Arithmetic Unit With Merged Multiple-Constant Multiplier," December 2010
- Vignesh Naganathan, "A Comparative Analysis of Parallel Prefix Adders in 32nm and 45nm Static CMOS Technology," May 2015
- Nidhi Nayyar, "Graphic Specific Processing An Overview," May 2008
- Hyuk Park, "Partially Merged Arithmetic Implemented with Two-Term Modules," May 2002
- Kara Basden Pepe, "A Comparative Analysis of an Asynchronous and a Synchronous Multiplier-Accumulator Design," August 1994
- Tung Pham, "A True LRU Design for a Four-Way Set Associative Cache in a High-Performance Low-Power System on Chip," August 2000
- Anusha Ravi, "Delay Analysis of Dadda and Wallace Reduction Techniques," December 2007
- Devika Ray, "Implementation and Comparison of High Speed Dividers," August 2008
- Robert B. Richert, "A 32 Bit RISC Core for a Gigabit-Plus Network Processor," August 1999
- Michael J. Schulte, "Algorithms and Hardware Designs for Parallel Elementary Function Generation," December 1992

Ankith Shanthiraj, "Design of Circuits for Sub-Threshold Voltages: Implementation of Adders," May 2016

Jongwook Sohn, "Improved Architectures for a Fused Floating-Point Add-Subtract Unit,"
December 2011

Srivatsan Sridharan, "Design of Fast Multipliers Using Modified Adder Circuits," August 2007

Jonathan Barten Stanley, "Tradeoffs in Parallel Prefix Adder Structures," May 2015

Jian Tao, "Survey On Fast Floating Point Addition," December 2005

Samuel Isaac Ward, "Timing Optimization through Statistical Latch Cloning Selection,"

December 2007

Thomas A. Ziaja, "A Review of VLSI and Board Test Design," May 1992

Roberto Francisco Zuniga, "Adder Designs in VLSI," December 2001,

#### **Current Ph.D. Students:**

Admitted to Candidacy

Shaohua Wan Wan (co-supervised with Jake Aggarwal), Learning to Recognize Egocentric Actions using RGBD Data

Not yet Admitted to Candidacy

Dustyn Blasig

**Charles Corley** 

Trenton Grale

Mike O'Connor

Karthik Sundaram

### **Courses Taught:**

| Spring, 2014 | EE 411 Circuit Theory, 1 |  |
|--------------|--------------------------|--|
|              |                          |  |

EE 225 Co-Op Internship Supervision

EE 464 Senior Design Project

Fall, 2014 EE 411 Circuit Theory, I

EE 382N High-Speed Computer Arithmetic-1

EE 225 Co-Op Internship Supervision

Summer, 2014 EE 225 Co-Op Internship Supervision

Spring, 2014 EE 411 Circuit Theory, I

EE 225 Co-Op Internship Supervision

EE 464 Senior Design Project

Fall, 2013 EE 382N High-Speed Computer Arithmetic-1

EE 225 Co-Op Internship Supervision

EE 364D Senior Design Project

Summer, 2013 EE 225 Co-Op Internship Supervision

| Spring, 2013 | EE 411 Circuit Theory, I<br>EE 225 Co-Op Internship Supervision                                                  |
|--------------|------------------------------------------------------------------------------------------------------------------|
| Fall, 2012   | EE 382N High-Speed Computer Arithmetic-1<br>EE 225 Co-Op Internship Supervision                                  |
| Summer, 2012 | EE 225 Co-Op Internship Supervision                                                                              |
| Spring, 2012 | EE 411 Circuit Theory, I<br>EE 225 Co-Op Internship Supervision                                                  |
| Fall, 2011   | EE 382N High-Speed Computer Arithmetic-1<br>EE 225 Co-Op Internship Supervision                                  |
| Summer, 2011 | EE 225 Co-Op Internship Supervision                                                                              |
| Spring, 2011 | EE 411 Circuit Theory, I<br>EE 382M Application Specific Processor Design<br>EE 225 Co-Op Internship Supervision |
| Fall, 2010   | EE 382N High-Speed Computer Arithmetic-1                                                                         |
| Spring, 2010 | EE 411 Circuit Theory, I                                                                                         |
| Fall, 2009   | EE 382N High-Speed Computer Arithmetic-1                                                                         |
| Spring, 2009 | EE 411 Circuit Theory, I<br>EE 382M Application Specific Processor Design                                        |
| Fall, 2008   | EE 382N High-Speed Computer Arithmetic-1                                                                         |
| Spring, 2008 | EE 411 Circuit Theory, I<br>EE 382M Application Specific Processor Design                                        |
| Fall, 2007   | EE 382N High-Speed Computer Arithmetic-1                                                                         |
| Spring, 2007 | EE 411 Circuit Theory, I<br>EE 382V Floating-Point Arithmetic                                                    |
| Fall, 2006   | EE 382N High-Speed Computer Arithmetic-1                                                                         |
| Spring, 2006 | EE 411 Circuit Theory, I<br>EE 397K Floating-Point Arithmetic                                                    |
| Fall, 2005   | EE 382N High-Speed Computer Arithmetic-1                                                                         |
| Spring, 2005 | EE 411 Circuit Theory, I                                                                                         |
| Fall, 2004   | EE 382N High-Speed Computer Arithmetic-1<br>EE 382N High-Speed Computer Arithmetic-2                             |
| Spring, 2004 | EE 411 Circuit Theory, I                                                                                         |
| Fall, 2003   | EE 382N High-Speed Computer Arithmetic-1<br>EE 382N High-Speed Computer Arithmetic-2                             |
| Spring, 2003 | EE 411 Circuit Theory, I                                                                                         |
| Fall, 2002   | EE 382N High-Speed Computer Arithmetic                                                                           |
| Spring, 2002 | EE 382N High-Speed Computer Arithmetic                                                                           |
|              |                                                                                                                  |

| Fall, 2001   | EE 306 Introduction to Computer Engineering                                               |
|--------------|-------------------------------------------------------------------------------------------|
| Spring, 2001 | EE 362M Application Specific Processing                                                   |
| Fall, 2000   | EE 382N High-Speed Computer Arithmetic                                                    |
| Spring, 2000 | EE 362M Application Specific Processing                                                   |
| Fall, 1999   | EE 382N High-Speed Computer Arithmetic<br>EE 382N Advanced Topics in Computer Arithmetic  |
| Spring, 1999 | EE 362M Application Specific Processing                                                   |
| Fall, 1998   | EE 382N High-Speed Computer Arithmetic<br>EE 397K Seminar on Advanced Computer Arithmetic |
| Spring, 1998 | EE 362N Computer Architecture                                                             |
| Fall, 1997   | EE 382N High-Speed Computer Arithmetic                                                    |
| Spring, 1997 | EE 362N Computer Architecture                                                             |
| Fall, 1996   | EE 382N High-Speed Computer Arithmetic<br>EE 397K Seminar on Advanced Computer Arithmetic |
| Spring, 1996 | EE 362N Computer Architecture                                                             |
| Fall, 1995   | EE 382N High-Speed Computer Arithmetic<br>EE 397K Seminar on Advanced Computer Arithmetic |
| Spring, 1995 | EE 362N Computer Architecture                                                             |
| Fall, 1994   | EE 382N High-Speed Computer Arithmetic<br>EE 397K Seminar on Advanced Computer Arithmetic |
| Spring, 1994 | EE 382N High-Speed Computer Arithmetic<br>EE 362N Computer Architecture                   |
| Fall, 1993   | EE 382N High-Speed Computer Arithmetic                                                    |
| Spring, 1993 | EE 382N High-Speed Computer Arithmetic<br>EE 397K Seminar on Advanced Computer Arithmetic |
| Fall, 1992   | EE 382N High-Speed Computer Arithmetic<br>EE 411 Network Theory, I                        |
| Spring, 1992 | EE 382N High-Speed Computer Arithmetic<br>EE 397K Seminar on Advanced Computer Arithmetic |
| Fall, 1991   | EE 382N High-Speed Computer Arithmetic                                                    |
| Spring, 1991 | EE 382N High-Speed Computer Arithmetic                                                    |
| Fall, 1990   | EE 382N High-Speed Computer Arithmetic                                                    |

# **CONTRACTS:**

# At the University of Texas at Austin:

Unrestricted Grant, AMD, Inc., 2012-2013, \$50K, Principal Investigator.

Unrestricted Grant, AMD, Inc., 2011-2012, \$50K, Principal Investigator.

Unrestricted Grant, AMD, Inc., 2010-2011, \$50K, Principal Investigator.

Unrestricted Grant, AMD, Inc., 2006-2007, \$15K, Principal Investigator.

Fellowship (Jaeki Yoo/Giri Rangan) Silicon Laboratories, Inc., 2004-2005, \$22K.

Fellowship (Jaeki Yoo) Silicon Laboratories, Inc., 2003-2004, \$32K.

Fellowship (Jaeki Yoo) Silicon Laboratories, Inc., 2002-2003, \$30K.

Fellowship (Jaeki Yoo) Silicon Laboratories, Inc., 2001-2002, \$30K.

High Performance Digital Signal Processors, Texas Higher Education Coordinating Board, Advanced Technology Program, ATP-403, 2000-2001, \$103K, Co-Principal Investigator.

Fellowships (K'Andrea Bickerstaff and Gwangwoo Choe/Chang Yoon Kang) Cirrus Logic, Inc., 2000-2001, \$46K.

Fellowship (Jaeki Yoo) Silicon Laboratories, Inc., 2000-2001 \$30K.

Fellowship (Robert Richert) Silicon Laboratories, Inc., 2000, \$15K.

Fellowships (K'Andrea Bickerstaff and Lynn Gallagher/Gwangwoo Choe) Cirrus Logic, Inc., 1999-2000, \$46K.

High Performance Digital Signal Processors, Texas Higher Education Coordinating Board, Advanced Technology Program, ATP-403, 1998-1999, \$135K, Co-Principal Investigator.

Fellowships (K'Andrea Bickerstaff and Lynn Gallagher) Crystal Semiconductor Corp., 1998-1999, \$46K.

Unrestricted Grant, Rockwell Foundation, 1995-1997, \$40K, Principal Investigator.

Fellowship (Shaoyun Wang), Crystal Semiconductor Corp., 1995-1997, \$64K.

Fellowship (K'Andrea Bickerstaff), Crystal Semiconductor Corp., 1995-1997, \$64K.

Fellowship (Meng-Jang Lin), Motorola, 1995, \$20K.

Fellowship (Edwin De Angel), Crystal Semiconductor Corp., 1994-1996, \$40K.

High-Performance, Low-Power Signal Processors, Office of Naval Research, Grant No. N00014-92-K-2000, 1992-1994, \$52K, Co-Investigator with Professor H. G. Cragon.

Faculty Assistantship (Suzanne Barber), TRW Foundation, 1992-1995, \$45K.

Fellowship (Mike Schulte), TRW Foundation, 1992-1995, \$21K.

Faculty Assistantship (Vijay Garg and Joydeep Ghosh), TRW Foundation, 1991-1994, \$45K.

Fellowship (Tom Callaway), TRW Foundation, 1991-1994, \$20K.

"IEEE Transactions on Computers Editorial Support," IEEE Computer Society, 1991-1995, \$220K.

#### At TRW:

Modular Transform Processor, Maryland Procurement Office, 1983-1984, \$300K, Principal Investigator

FFT Processor, TRW IR&D, 1982-1983, \$200K, Principal Investigator

- Distributed Processing Design Technology Development, Ballistic Missile Advanced Technology Office, 1980-1982, \$1,000K, Principal Investigator
- Sonar Adaptive Equalizer, TRW Washington Operations, 1978, \$70K, Principal Investigator
- High-Speed Micro Signal Processor, Air Force Avionics Laboratory, Contract F33615-76-C-1249, June 1976-December 1976, \$82K, Principal Investigator